TAOS - Transmit All Ones Select, Pin 28. (Hardware and Extended Hardware Modes)
Setting TAOS to a logic 1 causes continuous ones to be transmitted at the frequency determined
by TCLK.
TCODE - Transmitter Encoder Select, Pin 4. (Extended Hardware Mode)
Setting
TCODE low enables B8ZS or HDB3 zero substitution in the transmitter encoder. Setting
TCODE high enables the AMI transmitter encoder .
Data
RCLK - Recovered Clock, Pin 8.
The receiver recovered clock generated by the jitter attenuator is output on this pin.When in the
loss of signal state ACLKI (if present) is output on RCLK via the jitter attenuator. If ACLKI is
not present during LOS, RCLK is forced to the center frequency of the crystal oscillator..
RDATA - Receive Data - Pin 7. (Extended Hardware Mode)
Data recovered from the RTIP and RRING inputs is output at this pin, after being decoded by the
line code decoder. RDATA is NRZ. RDATA is stable and valid on the falling edge of RCLK.
RPOS, RNEG - Receive Positive Data, Receive Negative Data, Pins 6 and 7. (Hardware and Host
Modes)
The receiver recovered NRZ digital data is output on these pins. In the Hardware Mode, RPOS
and RNEG are stable and valid on the rising edge of RCLK. In the Host Mode, CLKE determines
the clock edge for which RPOS and RNEG are stable and valid. See Table 5. A positive pulse
(with respect to ground) received on the RTIP pin generates a logic 1 on RPOS, and a positive
pulse received on the RRING pin generates a logic 1 on RNEG.
RTIP, RRING - Receive Tip, Receive Ring, Pins 19 and 20.
The AMI receive signal is input to these pins. A center-tapped, center-grounded, 2:1, step-up
transformer is required on these inputs, as shown in Figure A1 in the Applications section. Data
and clock are recovered and output on RCLK and RPOS/RNEG or RDATA.
TCLK - Transmit Clock, Pin 2.
The1.544 MHz (or 2.048 MHz) transmit clock is input on this pin. TPOS/TNEG or TDATA are
sampled on the falling edge of TCLK.
TDATA - Transmit Data, Pin 3. (Extended Hardware Mode)
Transmitter NRZ input data which passes through the line code encoder, and is then driven on to
the line through TTIP and TRING. TDATA is sampled on the falling edge of TCLK.
TPOS, TNEG - Transmit Positive Data, Transmit Negative Data, Pins 3 and 4. (Hardware and
Host Modes)
Inputs for clock and data to be transmitted. The signal is driven on to the line through TTIP and
TRING. TPOS and TNEG are sampled on the falling edge of TCLK. A TPOS input causes a
positive pulse to be transmitted, while a TNEG input causes a negative pulse to be transmitted.
CS61574A CS61575
DS154F3 25
-XO¶
&21),'(17,$/
TTIP, TRING - Transmit Tip, Transmit Ring, Pins 13 and 16.
The AMI signal is driven to the line through these pins. The transmitter output is designed to
drive a 75 Ω load between TTIP and TRING. A transformer is required as shown in Table A1.
Status
AIS - Alarm Indication Signal, Pin 11. (Extended Hardware Mode)
AIS goes high when unframed all-ones condition (blue alarm) is detected, using the detection
criteria of less than three zeros out of 2048 bit periods.
BPV- Bipolar Violation Strobe, Pin 6. (Extended Hardware Mode)
BPV strobes high when a bipolar violation is detected in the received signal. B8ZS (or HDB3)
zero substitutions are not flagged as bipolar violations if the B8ZS (or HDB3) decoder has been
enabled.
DPM - Driver Performance Monitor, Pin 11. (Hardware and Host Modes)
DPM goes high if no activity is detected on MTIP and MRING.
LOS - Loss of Signal, Pin 12.
LOS goes high when 175 consecutive zeros have been received. LOS returns low when the ones
density reaches 12.5% (based upon 175 bit periods starting with a one and containing less than
100 consectutive zeros) as prescribed in ANSI T1.231-1993. When in the loss of signal state
RPOS/RNEG or RDATA are forced low, and ACLKI (if present) is output on RCLK via the jitter
attenuator. If ACLKI is not present during LOS, RCLK is forced to the center frequency of the
crystal oscillator.
MTIP, MRING - Monitor Tip, Monitor Ring, Pins 17 and 18. (Hardware and Host Modes)
These pins are normally connected to TTIP and TRING and monitor the output of a line interface
IC. If the
INT pin in the host mode is used, and the monitor is not used, writing "clear DPM" to
the serial interface will prevent an interrupt from the driver performance monitor.
Ordering Guide
Model Frequency FIFO Depth (Bits) Package
#3)0 4%  PIN0LASTIC$)0
#3),Z T%1 12 2PIN0,##, Lead-free
#3!)0 4%  PIN0LASTIC$)0
#3!),Z T% 3 PIN0,##, Lead-free
CS61574A CS61575
26 DS154F3
-XO¶
&21),'(17,$/
28 pin
Plastic DIP



MILLIMETERS
INCHES
DIM
MINMAXMINMAX
D
B
A
L
C

 



































 

 

#
E!
%
$
"
3%!4).'
0,!.%
!
"
E
!
,
./4%3
0/3)4)/.!,4/,%2!.#%/&,%!$33(!,,"%7)4().
MM!4-!8)-5--!4%2)!,#/.$)4)/.).
2%,!4)/.4/3%!4).'0,!.%!.$%!#(/4(%2
$)-%.3)/.E!4/#%.4%2/&,%!$37(%.&/2-%$0!2!,,%,
$)-%.3)/.%$/%3./4).#,5$%-/,$&,!3(
NOM








NOM








A1
B1
E1
e1
eA
%
%
$
$
$%
28-pin PLCC
28
D2/E2
MAXMIN MAX
MIN
MILLIMETERS INCHES
DIM
A
 
D/E
   
B
 
e
!
!
"
E
 
   
   
   
NOM







NOM







 
D1/E1
A1
CS61574A CS61575
DS154F3 27
-XO¶
&21),'(17,$/

CS61574A-IL1Z

Mfr. #:
Manufacturer:
Cirrus Logic
Description:
Telecom Interface ICs IC T1/E1 Ln Intrfc UnitF/Stratum-4 apps
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet