Exar Corporation 48720 Kato Road, Fremont CA, 94538 (510) 668-7000 FAX (510) 668-7017 www.exar.com
áç
áçáç
áç
XRT81L27
SEVEN CHANNEL E1 LINE INTERFACE UNIT WITH CLOCK RECOVERY
NOVEMBER 2001 REV. 1.1.0
GENERAL DESCRIPTION
The XRT81L27 is an optimized seven-channel, ana-
log, 3.3V, line interface unit, fabricated using low pow-
er CMOS technology. The device contains seven in-
dependent E1 channels, including data and clock re-
covery circuits. It is primarily targeted towards the
SDH multiplexers that accommodate TU12 Tributary
Unit Frames. Line cards in these units multiplex 21 E1
channels into higher SDH rates. Devices with seven
E1 interfaces such as the XRT81L27 provide the
most efficient method of implementing 21-channel
line cards. Each channel performs the driver and re-
ceiver functions necessary to convert bipolar signals
to logical levels and vice versa.
The receiver input accepts transformer or capacitor
coupled signals, while the transmitter is coupled to
the line using a 1:2 step-up transformer. The same
transformer configuration can be used for both bal-
anced 120
and unbalanced 75
interfaces. The
Receiver Loss of Original Detection is compliant to
G.775 and in Host Mode, the number of zeros re-
ceived before RLOS is declared can be increased to
4096 bits. This feature provides the user with the flex-
ibility to implement RLOS specifications that require
greater than G.775 requirements
FEATURES
Seven (7) Independent E1 (CEPT) Line Interface
Units (Transmitter, Receiver, and Recovery)
Transmit Output Pulses that are Compliant with the
ITU-T G.703 Pulse Template Requirement for
2.048Mbps (E1) Rates
On-Chip Pulse Shaping for both 75
and 120
line
drivers
Receiver Can Either Be Transformer or Capacitive-
Coupled to the Line
Detects and Clears LOS (Loss of Signal) Per ITU-T
G.775 and ETS 300 233 (programmable from Host)
Compliant with the ITU-T G.823 Jitter Tolerance
Requirements
3.3V operation with 5V Input compatibility
Low power consumption
APPLICATIONS
SDH and lPDH Multiplexers
E1 Digital Cross-Connect Systems
DECT (Digital European Cordless Telephone) Base
Stations
CSU/DSU Equipment
F
IGURE
1. B
LOCK
D
IAGRAM
Channel 6
Channel 5
Channel 4
Channel 3
Channel 2
Channel 1
Channel 0
Encoder
MUX
Timing
Control
TX
Pulse
Shaper
Remote
Loopback
Decoder
MUX
Data & Timing
Recovery
Peak
Detector
Receive
Equalizer
Digital
Loopback
Analog
Loopback
LOS
Detect
Line
Driver
SR/DR
Microprocessor
Serial
Interface
(MSI)
SDO
MODE
RClkP
MCLK
CS
SDI
SClk
Timing
Control
TPOS_n
LOS_n
RNEG_n
RClk_n
RPOS_n
TAOS_n
PDTx_n
TNEG_n
TCLK_n
ICT
TTIP_n
TRING_n
RTIP_n
RRING_n
RClkP
TClkP
Encoded
PDATA
Encoded
NDATA
MCLK
LBM
LBEN
Global
Control
TCLKP
RST
XRT81L27
áç
áçáç
áç
SEVEN CHANNEL E1 LINE INTERFACE UNIT WITH CLOCK RECOVERY
REV. 1.1.0
2
F
IGURE
2. P
IN
O
UT
OF
THE
XRT81L27
XRT81L27
AVDD
AGND
TClk_1
TPOS_1/TDATA_1
TNEG_1/CODE_1
TAOS_1
TClk_3
TPOS_3/TDATA_3
TNEG_3/CODE_3
TAOS_3
TAOS_2
TNEG_2/CODE_2
TPOS_2/TDATA_2
TClk_2
TAOS_0
TNEG_0/CODE_0
TPOS_0/TDATA_0
TClk_0
GND
VDD
RPOS_2/RDATA_2
RNEG_2/LCV_2
RClk_2
LOS_2
RPOS_0/RDATA_0
RNEG_0/LCV_0
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
RClk_0
LOS_0
RST/LBEN
RTIP_0
RRing_0
PDTx_0
TTIP_0
TVDD_0
TRing_0
TGND_0
PDTx_2
TTIP_2
TVDD_2
TRing_2
TGND_2
AVDD
RTIP_2
RRing_2
AGND
RTIP_4
RRing_4
PDTx_4
TTIP_4
TVDD_4
TRing_4
TGND_4
PDTx_6
TTIP_6
TVDD_6
TRing_6
TGND_6
MODE
RClk_4
RNEG_4/LCV_4
RPOS_4/RDATA_4
LOS_4
TClk_4
TPOS_4/TDATA_4
RPOS_3/RDATA_3
RNEG_3/LCV_3
RClk_3
LOS_3
RPOS_1/RDATA_1
RNEG_1/LCV_1
RClk_1
LOS_1
ICT
RTIP_1
RRing_1
PDTx_1
TTIP_1
TVDD_1
TRing_1
TGND_1
PDTx_3
TTIP_3
TVDD_3
TRing_3
TGND_3
AVDD
RTIP_3
RRing_3
AGND
RTIP_5
RRing_5
PDTx_5
TTIP_5
TVDD_5
TRing_5
TGND_5
MCLK
SR/DR
RTIP_6
RRing_6
TClkP
RClkP
102
101
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
RClk_6
RNEG_6/LCV_6
RPOS_6/RDATA_6
LOS_6
RClk_5
RNEG_5/LCV_5
RPOS_5/RATA_5
LOS_5
VDD
GND
TxClk_5
TPOS_5/TDATA_5
TNEG_5/CODE_5
TAOS_5
CS/B3
SClk/B2
SDI/B1
SDO/LBM
TAOS_6
TNEG_6/CODE_6
TPOS_6/TDATA_6
TClk_6
GND
VDD
TAOS_4
TNEG_4/CODE_4
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
ORDERING INFORMATION
P
ART
N
UMBER
P
ACKAGE
O
PERATING
T
EMPERATURE
R
ANGE
XRT81L27IV 128 Lead TQFP
-40
°
C to +85
°
C
áç
áçáç
áç
XRT81L27
SEVEN CHANNEL E1 LINE INTERFACE UNIT WITH CLOCK RECOVERY
REV. 1.1.0
I
TABLE OF CONTENTS
GENERAL DESCRIPTION .................................................................................................. 1
F
EATURES
................................................................................................................................................... 1
A
PPLICATIONS
.............................................................................................................................................. 1
Figure 1. Block Diagram ................................................................................................................... 1
Figure 2. Pin Out of the XRT81L27 ................................................................................................... 2
ORDERING INFORMATION ............................................................................................................... 2
TABLE OF CONTENTS ....................................................................................................... I
PIN DESCRIPTIONS ........................................................................................................... 3
T
ABLE
1: P
IN
N
UMBER
BY
P
IN
N
AME
..................................................................................................... 9
ELECTRICAL CHARACTERISTICS ................................................................................. 10
T
ABLE
2: A
BSOLUTE
M
AXIMUM
R
ATINGS
............................................................................................. 10
T
ABLE
3: DC E
LECTRICAL
C
HARACTERISTICS
..................................................................................... 10
T
ABLE
4: T
RANSMITTER
E
LECTRICAL
C
HARACTERISTICS
...................................................................... 10
T
ABLE
5: P
ER
C
HANNEL
P
OWER
C
ONSUMPTION
INCLUDING
LINE
POWER
DISSIPATION
,
TRANSMISSION
AND
RECEIVE
PATHS
ALL
ACTIVE
.................................................................................................... 11
T
ABLE
6: R
ECEIVER
E
LECTRICAL
C
HARACTERISTICS
........................................................................... 11
Figure 3. Receive Output Timing ................................................................................................... 12
Figure 4. Transmit Input Timing ..................................................................................................... 12
T
ABLE
7: AC E
LECTRICAL
C
HARACTERISTICS
..................................................................................... 12
T
HE
H
ARDWARE
MODE
............................................................................................................................... 13
T
HE
H
OST
M
ODE
....................................................................................................................................... 13
1.0 The Microprocessor Serial Interface (MSI) ........................................................................................... 13
1.1 M
ICROPROCESSOR
S
ERIAL
I
NTERFACE
DESCRIPTION
. ............................................................................ 13
U
SING
THE
M
ICROPROCESSOR
S
ERIAL
I
NTERFACE
(MSI) ............................................................................ 13
1.1.1 Selection Phase ........................................................................................................................ 13
1.1.2 Data phase of the (MSI) operation ........................................................................................... 14
Figure 5. Timing Diagram for the Microprocessor Serial Interface ............................................ 14
T
ABLE
8: M
ICROPROCESSOR
S
ERIAL
I
NTERFACE
T
IMING
(
SEE
F
IGURE
5) ............................................. 15
Figure 6. Microprocessor Serial Interface Data Structure ........................................................... 15
1.2 D
ESCRIPTION
OF
THE
C
OMMAND
R
EGISTERS
........................................................................................ 16
T
ABLE
9: M
ICROPROCESSOR
R
EGISTER
A
DDRESS
AND
C
ONTROL
........................................................ 16
T
ABLE
10: C
OMMAND
C
ONTROL
R
EGISTER
- A
DDRESS
0000 - HEX 0
X
00 ........................................... 16
(C
OMMON
TO
ALL
S
EVEN
C
HANNELS
) ............................................................................................ 16
T
ABLE
11: L
OCAL
L
OOP
-
BACK
R
EGISTERS
- A
DDRESS
: 0001, HEX 0
X
01 ........................................... 17
T
ABLE
12: R
EMOTE
L
OOP
-
BACK
R
EGISTERS
- A
DDRESS
: 0010, HEX 0
X
02 ......................................... 17
T
ABLE
13: A
NALOG
L
OOP
-
BACK
R
EGISTERS
- A
DDRESS
: 0011, HEX 0
X
03 ......................................... 17
T
ABLE
14: TAOS R
EGISTERS
- A
DDRESS
: 0100, HEX 0
X
04 ............................................................... 17
T
ABLE
15: RAOS R
EGISTERS
- A
DDRESS
: 0101, HEX 0
X
05 ............................................................... 17
T
ABLE
16: PDT
X
R
EGISTERS
- A
DDRESS
: 0110, HEX 0
X
06 ................................................................ 18
1.3 O
PERATION
OF
THE
C
OMMAND
C
ONTROL
R
EGISTER
BITS
(A
DDRESS
: 0000, HEX 0
X
00) ........................ 18
TC
LK
P (
BIT
0) ............................................................................................................................................ 18
RC
LK
P (
BIT
1) ........................................................................................................................................... 18
CODE (
BIT
2) ............................................................................................................................................ 18
SR/DR (
BIT
3) ........................................................................................................................................... 18
MUTE (
BIT
4) ............................................................................................................................................ 18
EXLOS (
BIT
5) .......................................................................................................................................... 18
ARAOS (
BIT
6) .......................................................................................................................................... 18
1.4 C
HANNEL
C
ONTROL
R
EGISTERS
........................................................................................................... 18
LLB[6:0] (
ADDRESS
0001) ......................................................................................................................... 18
RLB[6:0] (
ADDRESS
0010) ......................................................................................................................... 18
ALB
X
(
ADDRESS
0011) .............................................................................................................................. 18
TAOS[6:0] (
ADDRESS
0100) ...................................................................................................................... 18

XRT81L27IV

Mfr. #:
Manufacturer:
MaxLinear
Description:
IC LIU EI 7CH 3.3V 128TQFP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet