7©2016 Integrated Device Technology, Inc. Revision B, March 4, 2016
853S01 Datasheet
Parameter Measurement Information
3.3V LVPECL Output Load AC Test Circuit
Differential Input Level
Part-to-Part Skew
2.5V LVPECL Output Load AC Test Circuit
Input Skew
Propagation Delay
SCOPE
Q
nQ
LVPECL
V
EE
V
CC
2V
-1.3V to 0.165V
V
CC
V
EE
V
CMR
Cross Points
V
PP
nPCLKx
PCLKx
tsk(pp)
Part 1
Part 2
nQ
Q
nQ
Q
V
CC
2V
-0.5V to 0.125V
t
PD2
t
PD1
tsk(i) = |t
PD1
- t
PD2
|
tsk(i)
nPCLK0
PCLK0
nPCLK1
PCLK1
nQ
Q
t
PD
nQ
Q
nPCLKx
PCLKx
8©2016 Integrated Device Technology, Inc. Revision B, March 4, 2016
853S01 Datasheet
Parameter Measurement Information, continued
MUX Isolation Output Rise/Fall Time
Amplitude (dB)
A0
Spectrum of Output Signal Q
MUX
_ISOL
= A0 – A1
(fundamental)
Frequency
ƒ
MUX selects static input
MUX selects active
input clock signal
A1
nQ
Q
9©2016 Integrated Device Technology, Inc. Revision B, March 4, 2016
853S01 Datasheet
Applications Information
Wiring the Differential Input to Accept Single-Ended Levels
Figure 1A shows how a differential input can be wired to accept single
ended levels. The reference voltage V
REF
= V
CC
/2 is generated by
the bias resistors R1 and R2. The bypass capacitor (C1) is used to
help filter noise on the DC bias. This bias circuit should be located as
close to the input pin as possible. The ratio of R1 and R2 might need
to be adjusted to position the V
REF
in the center of the input voltage
swing. For example, if the input clock swing is 2.5V and V
CC
= 3.3V,
R1 and R2 value should be adjusted to set V
REF
at 1.25V. The values
below are for when both the single ended swing and V
CC
are at the
same voltage. This configuration requires that the sum of the output
impedance of the driver (Ro) and the series resistance (Rs) equals
the transmission line impedance. In addition, matched termination at
the input will attenuate the signal in half. This can be done in one of
two ways. First, R3 and R4 in parallel should equal the transmission
line impedance. For most 50 applications, R3 and R4 can be 100.
The values of the resistors can be increased to reduce the loading for
slower and weaker LVCMOS driver. When using single-ended
signaling, the noise rejection benefits of differential signaling are
reduced. Even though the differential input can handle full rail
LVCMOS signaling, it is recommended that the amplitude be
reduced. The datasheet specifies a lower differential amplitude,
however this only applies to differential signals. For single-ended
applications, the swing can be larger, however V
IL
cannot be less
than -0.3V and V
IH
cannot be more than V
CC
+ 0.3V. Though some
of the recommended components might not be used, the pads
should be placed in the layout. They can be utilized for debugging
purposes. The datasheet specifications are characterized and
guaranteed by using a differential signal.
Figure 1A. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels
Wiring the Differential Input to Accept
Single-ended LVPECL Levels
Figure 1B shows an example of the differential input that can be wired
to accept single-ended LVPECL levels. The reference voltage level
V
BB
generated from the device is connected to the negative input.
The C1 capacitor should be located as close as possible to the input
pin.
Figure 1B. Single-Ended LVPECL Signal Driving
Differential Input
PCLK
nPCLK
V
BB
C1
0.1uF
CLK_IN
V
CC

853S01AGILF

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer 2:1 Diff to LVPECL 150ps 490ps
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet