10
COMMERCIAL TEMPERATURE RANGE
IDT72V3664 3.3V CMOS SyncBiFIFO
TM
WITH BUS-MATCHING
4,096 x 36 x 2
SWITCHING CHARACTERISTICS OVER RECOMMENDED RANGES OF SUPPLY
VOLTAGE AND OPERATING FREE-AIR TEMPERATURE, CL = 30pF
IDT72V3664L10
(1)
IDT72V3664L15
Symbol Parameter Min. Max. Min. Max. Unit
tA Access Time, CLKAto A0-A35 and CLKB to B0-B35 2 6.5 2 10 ns
tWFF Propagation Delay Time, CLKA to FFA/IRA and CLKB 2 6.5 2 8 ns
to FFB/IRB
t
REF Propagation Delay Time, CLKA to EFA/ORA and CLKB 1 6.5 1 8 ns
to EFB/ORB
tPAE Propagation Delay Time, CLKA to AEA and CLKB to 1 6.5 1 8 ns
AEB
t
PAF Propagation Delay Time, CLKA to AFA and CLKB to 1 6.5 1 8 ns
AFB
t
PMF Propagation Delay Time, CLKA to MBF1 LOW or MBF2 0 6.5 0 8 ns
HIGH and CLKB to MBF2 LOW or MBF1 HIGH
tPMR Propagation Delay Time, CLKA to B0-B35
(2)
and CLKB 38210ns
to A0-A35
(3)
tMDV Propagation Delay Time, MBA to A0-A35 valid and MBB to 3 6.5 2 10 ns
B0-B35 valid
tRSF Propagation Delay Time, MRS1 or PRS1 LOW to AEB 110115ns
LOW, AFA HIGH, and MBF1 HIGH and MRS2 or PRS2
LOW to AEA LOW, AFB HIGH, and MBF2 HIGH
tEN Enable Time, CSA or W/RA LOW to A0-A35 Active and 2 6 2 10 ns
CSB LOW and W/RB HIGH to B0-B35 Active
tDIS Disable Time, CSA or W/RA HIGH to A0-A35 at high 1 6 1 8 ns
impedance and CSB HIGH or W/RB LOW to B0-B35 at
high impedance
NOTES:
1. For 10ns speed grade:
Vcc = 3.3V ± 0.15V; TA = 0° to +70°.
2. Writing data to the mail1 register when the B0-B35 outputs are active and MBB is HIGH.
3. Writing data to the mail2 register when the A0-A35 outputs are active and MBA is HIGH.
(For 10ns speed grade only: Vcc = 3.3V ± 0.15V; TA = 0
ο
C to +70
ο
C; JEDEC JESD8-A compliant)
11
COMMERCIAL TEMPERATURE RANGE
IDT72V3664 3.3V CMOS SyncBiFIFO
TM
WITH BUS-MATCHING
4,096 x 36 x 2
SIGNAL DESCRIPTION
MASTER RESET (MRS1, MRS2)
After power up, a Master Reset operation must be performed by providing
a LOW pulse to MRS1 and MRS2 simultaneously. Afterwards, each of the
two FIFO memories of the IDT72V3664 undergoes a complete reset by taking
its associated Master Reset (MRS1, MRS2) input LOW for at least four Port A
Clock (CLKA) and four Port B Clock (CLKB) LOW-to-HIGH transitions. The
Master Reset inputs can switch asynchronously to the clocks. A Master Reset
initializes the associated write and read pointers to the first location of the memory
and forces the Full/Input Ready flag (FFA/IRA, FFB/IRB) LOW, the Empty/
Output Ready flag (EFA/ORA, EFB/ORB) LOW, the Almost-Empty flag (AEA,
AEB) LOW and forces the Almost-Full flag (AFA, AFB) HIGH. A Master Reset
also forces the associated Mailbox Flag (MBF1, MFB2) of the parallel mailbox
register HIGH. After a Master Reset, the FIFO's Full/Input Ready flag is set
HIGH after two write clock cycles. Then the FIFO is ready to be written to.
A LOW-to-HIGH transition on the FIFO1 Master Reset (MRS1) input
latches the values of the Big-Endian (BE) input for determining the order by
which bytes are transferred through Port B. It also latches the values of the
Flag Select (FS0, FS1 and FS2) inputs for choosing the Almost-Full and Almost-
Empty offset programming method.
A LOW-to-HIGH transition on the FIFO2 Master Reset (MRS2) clears
the Flag Offset Registers of FIFO2 (X2, Y2). A LOW-to-HIGH transition on the
FIFO2 Master Reset (MRS2) together with the FIFO1 Master Reset (MRS1)
input latches the value of the Big-Endian (BE) input for Port B and also latches
the values of the Flag Select (FS0, FS1 and FS2) inputs for choosing the Almost-
Full and Almost-Empty offset programming method. (For details see Table 1,
Flag Programming, and the Programming the Almost-Empty and Almost-Full
Flags section). The relevant FIFO Master Reset timing diagram can be found
in Figure 3.
PARTIAL RESET (PRS1, PRS2)
Each of the two FIFO memories of these devices undergoes a limited reset
by taking its associated Partial Reset (PRS1, PRS2) input LOW for at least
four Port A Clock (CLKA) and four Port B Clock (CLKB) LOW-to-HIGH
transitions. The Partial Reset inputs can switch asynchronously to the clocks.
A Partial Reset initializes the internal read and write pointers and forces the
Full/Input Ready flag (FFA/IRA, FFB/IRB) LOW, the Empty/Output Ready
flag (EFA/ORA, EFB/ORB) LOW, the Almost-Empty flag (AEA, AEB)
LOW, and the Almost-Full flag (AFA, AFB) HIGH. A Partial Reset also forces
the Mailbox Flag (MBF1, MBF2) of the parallel mailbox register HIGH. After
a Partial Reset, the FIFO’s Full/Input Ready flag is set HIGH after two write
clock cycles. Then the FIFO is ready to be written to.
Whatever flag offsets, programming method (parallel or serial), and timing
mode (FWFT or IDT Standard mode) are currently selected at the time a Partial
Reset is initiated, those settings will be remain unchanged upon completion of
the reset operation. A Partial Reset may be useful in the case where
reprogramming a FIFO following a Master Reset would be inconvenient. See
Figure 4 for the Partial Reset timing diagram.
RETRANSMIT (RT1, RT2)
The FIFO1 memory of these devices undergoes a Retransmit by taking its
associated Retransmit (RT1) input LOW for at least four Port A Clock (CLKA)
and four Port B Clock (CLKB) LOW-to-HIGH transitions. The Retransmit
initializes the read pointer of FIFO1 to the first memory location.
The FIFO2 memory undergoes a Retransmit by taking its associated
Retransmit (RT2) input LOW for at least four Port A Clock (CLKA) and four Port
C Clock (CLKC) LOW-to-HIGH transitions. The Retransmit initializes the read
pointer of FIFO2 to the first memory location.
The RTM pin must be HIGH during the time of Retransmit. Note that the
RT1input is muxed with the PRS1 input, the state of the RTM pin determining
whether this pin performs a Retransmit or Partial Reset. Also, the RT2input is
muxed with the PRS2 input, the state of the RTM pin determining whether this
pin performs a Retransmit or Partial Reset.
BIG-ENDIAN/FIRST WORD FALL THROUGH (BE/FWFT)
— ENDIAN SELECTION
This is a dual purpose pin. At the time of Master Reset, the BE select function
is active, permitting a choice of Big or Little-Endian byte arrangement for data
written to or read from Port B. This selection determines the order by which
bytes (or words) of data are transferred through this port. For the following
illustrations, assume that a byte (or word) bus size has been selected for Port
B. (Note that when Port B is configured for a long word size, the Big-Endian
function has no application and the BE input is a “don’t care”
1
.)
A HIGH on the BE/FWFT input when the Master Reset (MRS1, MRS2)
inputs go from LOW to HIGH will select a Big-Endian arrangement. When data
is moving in the direction from Port A to Port B, the most significant byte (word)
of the long word written to Port A will be read from Port B first; the least significant
byte (word) of the long word written to Port A will be read from Port B last. When
data is moving in the direction from Port B to Port A, the byte (word) written
to Port B first will be read from Port A as the most significant byte (word) of the
long word; the byte (word) written to Port B last will be read from Port A as
the least significant byte (word) of the long word.
A LOW on the BE/FWFT input when the Master Reset (MRS1, MRS2)
inputs go from LOW to HIGH will select a Little-Endian arrangement. When data
is moving in the direction from Port A to Port B, the least significant byte (word)
of the long word written to Port A will be read from Port B first; the most significant
byte (word) of the long word written to Port A will be read from Port B last. When
data is moving in the direction from Port B to Port A, the byte (word) written
to Port B first will be read from Port A as the least significant byte (word) of the
long word; the byte (word) written to Port B last will be read from Port A as
the most significant byte (word) of the long word. Refer to Figure 2 for an
illustration of the BE function. See Figure 3 (Master Reset) for the Endian select
timing diagram.
— TIMING MODE SELECTION
After Master Reset, the FWFT select function is active, permitting a choice
between two possible timing modes: IDT Standard mode or First Word Fall
Through (FWFT) mode. Once the Master Reset (MRS1, MRS2) input is
HIGH, a HIGH on the BE/FWFT input during the next LOW-to-HIGH
transition of CLKA (for FIFO1) and CLKB (for FIFO2) will select IDT Standard
mode. This mode uses the Empty Flag function (EFA, EFB) to indicate
whether or not there are any words present in the FIFO memory. It uses the
Full Flag function (FFA, FFB) to indicate whether or not the FIFO memory
has any free space for writing. In IDT Standard mode, every word read from
the FIFO, including the first, must be requested using a formal read operation.
Once the Master Reset (MRS1, MRS2) input is HIGH, a LOW on the BE/
FWFT input during the next LOW-to-HIGH transition of CLKA (for FIFO1) and
CLKB (for FIFO2) will select FWFT mode. This mode uses the Output Ready
NOTE:
1. Either a HIGH or LOW can be applied to a "don't care" input with no change to the logical operation of the FIFO. Nevertheless, inputs that are temporarily "don't care" (along with
unused inputs) must not be left open, rather they must be either HIGH or LOW.
12
COMMERCIAL TEMPERATURE RANGE
IDT72V3664 3.3V CMOS SyncBiFIFO
TM
WITH BUS-MATCHING
4,096 x 36 x 2
function (ORA, ORB) to indicate whether or not there is valid data at the data
outputs (A0-A35 or B0-B35). It also uses the Input Ready function (IRA, IRB)
to indicate whether or not the FIFO memory has any free space for writing.
In the FWFT mode, the first word written to an empty FIFO goes directly to data
outputs, no read request necessary. Subsequent words must be accessed
by performing a formal read operation.
Following Master Reset, the level applied to the BE/FWFT input to choose
the desired timing mode must remain static throughout FIFO operation. Refer
to Figure 3 (Master Reset) for a First Word Fall Through select timing diagram.
PROGRAMMING THE ALMOST-EMPTY AND ALMOST-FULL FLAGS
Four registers in the IDT72V3664 are used to hold the offset values for the
Almost-Empty and Almost-Full flags. The Port B Almost-Empty flag (AEB) Offset
register is labeled X1 and the Port A Almost-Empty flag (AEA) Offset register
is labeled X2. The Port A Almost-Full flag (AFA) Offset register is labeled Y1
and the Port B Almost-Full flag (AFB) Offset register is labeled Y2. The index
of each register name corresponds to its FIFO number. The offset registers can
be loaded with preset values during the reset of a FIFO, programmed in parallel
using the FIFO’s Port A data inputs, or programmed in serial using the Serial
Data (SD) input (see Table 1).
FS0/SD, FS1/SEN and FS2 function the same way in both IDT Standard
and FWFT modes.
— PRESET VALUES
To load a FIFO’s Almost-Empty flag and Almost-Full flag Offset registers with
one of the five preset values listed in Table 1, the flag select inputs must be HIGH
or LOW during a master reset. For example, to load the preset value of 64 into
X1 and Y1, FS0, FS1 and FS2 must be HIGH when FlFO1 reset (MRS1)
returns HIGH. Flag-offset registers associated with FIFO2 are loaded with one
of the preset values in the same way with FIFO2 Master Reset (MRS2), toggled
simultaneously with FIFO1 Master Reset (MRS1). For relevant preset value
loading timing diagram, see Figure 3.
PARALLEL LOAD FROM PORT A
To program the X1, X2, Y1, and Y2 registers from Port A, perform a Master
Reset on both FlFOs simultaneously with FS2 HIGH or LOW, FS0 and FS1
LOW during the LOW-to-HIGH transition of MRS1 and MRS2. The state of FS2
at this point of reset will determine whether the parallel programming method
has Interspersed Parity or Non-Interspersed Parity. Refer to Table 1 for Flag
Programming Flag Offset setup . It is important to note that once parallel
programming has been selected during a Master Reset by holding both FS0
& FS1 LOW, these inputs must remain LOW during all subsequent FIFO
operation. They can only be toggled HIGH when future Master Resets are
performed and other programming methods are desired.
After this reset is complete, the first four writes to FIFO1 do not store data
in RAM but load the Offset registers in the order Y1, X1, Y2, X2. For Non-
Interspersed Parity mode the Port A data inputs used by the Offset registers are
(A11-A0) for the IDT72V3664. For Interspersed Parity mode the Port A data
inputs used by the Offset registers are (A12-A9, A7-A0) for the IDT72V3664.
The highest numbered input is used as the most significant bit of the binary
number in each case. Valid programming values for the registers range from
1 to 4,092 for the IDT72V3664. After all the offset registers are programmed
from Port A, the Port B Full/Input Ready flag (FFB/IRB) is set HIGH, and both
FIFOs begin normal operation. Refer to Figure 5 for a timing diagram illustration
of parallel programming of the flag offset values.
NOTES:
1. X1 register holds the offset for AEB; Y1 register holds the offset for AFA.
2. X2 register holds the offset for AEA; Y2 register holds the offset for AFB.
3. When this method of parallel programming is selected, Port A will assume Non-Interspersed Parity.
4. When IP Mode is selected, only parallel programming of the offset values via Port A, can be performed and Port A will assume Interspersed Parity.
5. IF parallel programming is selected during a Master Reset, then FS0 & FS1 must remain LOW during FIFO operation.
FS2 FS1/SEN FS0/SD MRS1 MRS2 X1 AND Y1 REGlSTERS
(1)
X2 AND Y2 REGlSTERS
(2)
HHH X64 X
HHHX X64
HHL X16 X
HHLX X16
HLH X8 X
HLHX X8
LHH X256 X
LHHX X256
LLH X 1,024 X
LLHX X 1,024
LHL↑↑ Serial programming via SD Serial programming via SD
HLL↑↑ Parallel programming via Port A
(3, 5)
Parallel programming via Port A
(3, 5)
LLL↑↑ IP Mode
(4, 5)
IP Mode
(4, 5)
TABLE 1 — FLAG PROGRAMMING

72V3664L10PF

Mfr. #:
Manufacturer:
Description:
FIFO BIDIRECTIONAL/ BUS 4KX36X2
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet