4
AT25128/256
0872O–SEEPR–03/05
Table 4. AC Characteristics
Applicable over recommended operating range from T
AI
= 40°C to + 85°C, T
AE
= 40°C to +125°C, V
CC
= As Specified,
CL = 1 TTL Gate and 100 pF (unless otherwise noted)
Symbol Parameter Voltage Min Max Units
f
SCK
SCK Clock Frequency
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
0
0
0
3.0
2.1
0.5
MHz
t
RI
Input Rise Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
2
2
2
µs
t
FI
Input Fall Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
2
2
2
µs
t
WH
SCK High Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
150
200
800
ns
t
WL
SCK Low Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
150
200
800
ns
t
CS
CS High Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
250
250
1000
ns
t
CSS
CS Setup Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
100
250
1000
ns
t
CSH
CS Hold Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
150
250
1000
ns
t
SU
Data In Setup Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
30
50
100
ns
t
H
Data In Hold Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
50
50
100
ns
t
HD
Hold Setup Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
100
100
400
ns
t
CD
Hold Hold Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
200
300
400
ns
t
V
Output Valid
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
0
0
0
150
200
800
ns
t
HO
Output Hold Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
0
0
0
ns
t
LZ
Hold to Output Low Z
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
0
0
0
100
200
300
ns
5
AT25128/256
0872O–SEEPR–03/05
Note: 1. This parameter is characterized and is not 100% tested. Contact Atmel for further information.
Serial Interface
Description
MASTER: The device that generates the serial clock.
SLAVE: Because the serial clock pin (SCK) is always an input, the AT25128/256
always operates as a slave.
TRANSMITTER/RECEIVER: The AT25128/256 has separate pins designated for data
transmission (SO) and reception (SI).
MSB: The Most Significant Bit (MSB) is the first bit transmitted and received.
SERIAL OP-CODE: After the device is selected with CS
going low, the first byte will
be received. This byte contains the op-code that defines the operations to be performed.
INVALID OP-CODE: If an invalid op-code is received, no data will be shifted into the
AT25128/256, and the serial output pin (SO) will remain in a high impedance state until
the falling edge of CS
is detected again. This will reinitialize the serial communication.
CHIP SELECT: The AT25128/256 is selected when the CS
pin is low. When the device
is not selected, data will not be accepted via the SI pin, and the serial output pin (SO)
will remain in a high impedance state.
HOLD: The HOLD
pin is used in conjunction with the CS pin to select the AT25128/256.
When the device is selected and a serial sequence is underway, HOLD
can be used to
pause the serial communication with the master device without resetting the serial
sequence. To pause, the HOLD
pin must be brought low while the SCK pin is low. To
resume serial communication, the HOLD
pin is brought high while the SCK pin is low
(SCK may still toggle during HOLD
). Inputs to the SI pin will be ignored while the SO pin
is in the high impedance state.
WRITE PROTECT: The write protect pin (WP
) will allow normal read/write operations
when held high. When the WP
pin is brought low and WPEN bit is “1”, all write opera-
tions to the status register are inhibited. WP
going low while CS is still low will interrupt a
write to the status register. If the internal write cycle has already been initiated, WP
going low will have no effect on any write operation to the status register. The WP pin
function is blocked when the WPEN bit in the status register is “0”. This will allow the
user to install the AT25128/256 in a system with the WP
pin tied to ground and still be
able to write to the status register. All WP
pin functions are enabled when the WPEN bit
is set to “1”.
t
HZ
Hold to Output High Z
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
100
200
300
ns
t
DIS
Output Disable Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
200
250
1000
ns
t
WC
Write Cycle Time
4.5 – 5.5
2.7 – 5.5
1.8 – 5.5
5
10
10
ms
Endurance
(1)
5.0V, 25°C, Page Mode 100K Write Cycles
Table 4. AC Characteristics (Continued)
Applicable over recommended operating range from T
AI
= 40°C to + 85°C, T
AE
= 40°C to +125°C, V
CC
= As Specified,
CL = 1 TTL Gate and 100 pF (unless otherwise noted)
Symbol Parameter Voltage Min Max Units
6
AT25128/256
0872O–SEEPR–03/05
Figure 2. SPI Serial Interface
Functional
Description
The AT25128/256 is designed to interface directly with the synchronous serial periph-
eral interface (SPI) of the 6800 type series of microcontrollers.
The AT25128/256 utilizes an 8-bit instruction register. The list of instructions and their
operation codes are contained in Table 5. All instructions, addresses, and data are
transferred with the MSB first and start with a high-to-low CS
transition.
AT25128/256
Table 5. Instruction Set for the AT25128/256
Instruction Name Instruction Format Operation
WREN 0000 X110 Set Write Enable Latch
WRDI 0000 X100 Reset Write Enable Latch
RDSR 0000 X101 Read Status Register
WRSR 0000 X001 Write Status Register
READ 0000 X011 Read Data from Memory Array
WRITE 0000 X010 Write Data to Memory Array

AT25128N1-10SI-1.8

Mfr. #:
Manufacturer:
Description:
IC EEPROM 128K SPI 16SOIC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union