Data Sheet ADF4154
Rev. C | Page 21 of 24
PCB DESIGN GUIDELINES FOR CHIP SCALE
PACKAGE
The lands on the chip scale package (CP-20-1) are rectangular.
The printed circuit board pad for these should be 0.1 mm
longer than the package land length and 0.05 mm wider than
the package land width. The land should be centered on the
pad. This ensures that the solder joint size is maximized.
The bottom of the chip scale package has a central thermal pad.
The thermal pad on the printed circuit board should be at least
as large as this exposed pad. On the printed circuit board, there
should be a clearance of at least 0.25 mm between the thermal
pad and the inner edges of the pad pattern to avoid shorting.
Thermal vias may be used on the printed circuit board thermal
pad to improve thermal performance of the package. If vias
are used, they should be incorporated into the thermal pad at
1.2 mm pitch grid. The via diameter should be between 0.3 mm
and 0.33 mm, and the via barrel should be plated with 1 oz of
copper to plug the via.
The user should connect the printed circuit board thermal pad
to AGND.
ADF4154 Data Sheet
Rev. C | Page 22 of 24
OUTLINE DIMENSIONS
16
9
81
PIN 1
SEATING
PLANE
4.50
4.40
4.30
6.40
BSC
5.10
5.00
4.90
0.65
BSC
0.15
0.05
1.20
MAX
0.20
0.09
0.75
0.60
0.45
0.30
0.19
COPLANARITY
0.10
COMPLIANT TO JEDEC STANDARDS MO-153-AB
Figure 23. 16-Lead Thin Shrink Small Outline Package [TSSOP]
(RU-16)
Dimensions shown in millimeters
0.50
BSC
0.65
0.60
0.55
0.30
0.25
0.18
COMPLIANT
TO
JEDEC STANDARDS MO-220-WGGD-1.
BOTTOMVIEWTOP VIEW
EXPOSED
PAD
PIN 1
INDICATOR
4.10
4.00 SQ
3.90
SEATING
PLANE
0.80
0.75
0.70
0.05 MAX
0.02 NOM
0.20 REF
0.20 MIN
COPLANARITY
0.08
PIN 1
INDICATOR
2.30
2.10 SQ
2.00
FOR PROPER CONNECTION OF
THE EXPOSED PAD, REFER TO
THE PIN CONFIGURATION AND
FUNCTION DESCRIPTIONS
SECTION OF THIS DATA SHEET.
1
20
6
10
11
15
16
5
08-16-2010-B
Figure 24. 20-Lead Lead Frame Chip Scale Package [LFCSP_WQ]
4 mm × 4 mm Very Very Thin Quad,
(CP-20-6)
Dimensions shown in millimeters
ORDERING GUIDE
Model
1
Temperature Range Description Package Option
ADF4154BRU 40°C to +85°C 16-Lead Thin Shrink Small Outline Package [TSSOP] RU-16
ADF4154BRU-REEL 40°C to +85°C 16-Lead Thin Shrink Small Outline Package [TSSOP] RU-16
ADF4154BRU-REEL7 40°C to +85°C 16-Lead Thin Shrink Small Outline Package [TSSOP] RU-16
ADF4154BRUZ 40°C to +85°C 16-Lead Thin Shrink Small Outline Package [TSSOP] RU-16
ADF4154BRUZ-RL
40°C to +85°C
16-Lead Thin Shrink Small Outline Package [TSSOP]
RU-16
ADF4154BRUZ-RL7 40°C to +85°C 16-Lead Thin Shrink Small Outline Package [TSSOP] RU-16
ADF4154BCPZ 40°C to +85°C 20-Lead Lead Frame Chip Scale Package [LFCSP_WQ] CP-20-6
ADF4154BCPZ-RL 40°C to +85°C 20-Lead Lead Frame Chip Scale Package [LFCSP_WQ] CP-20-6
ADF4154BCPZ-RL7 40°C to +85°C 20-Lead Lead Frame Chip Scale Package [LFCSP_WQ] CP-20-6
EVAL-ADF4154EBZ1
Evaluation Board
1
Z = RoHS Compliant Part.
Data Sheet ADF4154
Rev. C | Page 23 of 24
NOTES

ADF4154BCPZ

Mfr. #:
Manufacturer:
Analog Devices Inc.
Description:
Phase Locked Loops - PLL Fractional-N Freq Synthesizer
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union