1
©2008 Integrated Device Technology, Inc.
OCTOBER 2008
DSC-7146/1
I
/O
15L
– I/O
8L
I/O
7L
– I/O
0L
ADV
L
UB
L
LB
L
MSEL
L
A
13L
– A
0L
SFEN#
IRR1 – IRR0
(2)
ODR4 – ODR0
IRR/ODR
Mux’ed
Address /
Data
I/O Control
Memory Array
16K/8K/4K x 16
CS
L
OE
L
WE
L
BUSY
L
INT
L
Control Logic
CS
R
OE
R
WE
R
BUSY
R
INT
R
Address
Decode
I/O
15R
– I/O
8
R
I/O
7R
– I/O
0R
ADV
R
UB
R
LB
R
Mux’ed
Address /
Data
I/O Control
MSEL
R
A
13R
– A
0R
Data <15..0> Data <15..0>
AddrR <13..0>
Address
Decode
AddrR <13..0>
7146 drw 01
IDT70P269/259/249L
VERY LOW POWER 1.8V
16K/8K/4K X 16 DUAL-PORT
STATIC RAM
Features
True Dual-Ported memory cells which allow simultaneous
reads of the same memory location
Both ports configurable to standard SRAM or time-
multiplexed address/data interface
High-speed access
Industrial: 65ns (max.), ADM mode
Industrial: 40ns (max.), Standard SRAM mode
Low-power operation
IDT70P269/259/249L
Active: 27mW (typ.)
Standby: 3.6
µ
W (typ.)
Supports 3.0V, 2.5V and 1.8V I/O's
Power supply isolation functionality to aid system power
management
Separate upper-byte and lower-byte control
Input Read Register
Output Drive Register
BUSY and Interrupt Flag
On-chip port arbitration logic
Fully asynchronous operation from either port
Available in 100 Ball 0.5mm-pitch BGA
Industrial temperature range (-40°C to +85°C)
Green parts available, see ordering information
Functional Block Diagram
NOTES:
1. A
13 - A0 for IDT70P269; A12 - A0 for IDT70P259; A11 - A0 for IDT70P249.
2. IRR0 and IRR1 are not available for IDT70P269.
6.42
IDT70P269/259/249L
Low Power 16K/8K/4K x 16 Dual-Port Static RAM Industrial Temperature Range
2 OCTOBER 16, 2008
DescriptionDescription
DescriptionDescription
Description
The IDT70P269/259/249 is a very low power 16K/8K/4K x 16 Dual-
Port Static RAM. The IDT70P269/259/249 is designed to be used as a
stand-alone 256/128/64K-bit Dual-Port SRAM.
This device provides two independent ports with separate control,
address, and I/O pins that permit independent, asynchronous access for
reads or writes to any location in memory. An automatic power down
feature controlled by CS permits the on-chip circuitry of each port to enter
a very low standby power mode.
Fabricated using IDT’s CMOS high-performance technology, these
devices typically operate on only 27mW of power.
The IDT70P269/259/249 is packaged in a 100 ball 0.5mm- pitch Ball
Grid Array. The package is a 1mm thick and designed to fit in wireless
handset applications.
Pin Configurations
(2,3)
A
B
C
D
E
F
G
H
J
K
12345678910
A
B
C
D
E
F
G
H
J
K
12345678910
A
5R
A
8R
A
11R
UB
R
V
SS
ADV
R
I/O
15R
I/O
12R
I/O
10R
V
SS
I/O
6R
I/O
9R
V
DDIOR
OE
R
WE
R
CS
R
A
9R
A
7R
A
4R
A
3R
A
0R
A
1R
A
2R
A
6R
LB
R
IRR
1
(1)
I/O
14R
I/O
11R
I/O
7R
V
SS
I/O
2R
I/O
5R
I/O
8R
I/O
13R
A
12R
(3)
A
10R
INT
R
BUSY
R
ODR
2
ODR
4
V
SS
DNU ODR
3
INT
L
V
SS
V
SS
I/O
4R
V
DDIOR
I/O
1R
V
SS
V
DDIOL
I/O
15L
I/O
0R
I/O
3R
V
SS
V
DD
A
1L
BUSY
L
ODR
1
SFEN
ODR
0
A
0L
A
2L
A
5L
A
12L
(3)
A
4L
A
9L
A
3L
A
7L
A
10L
A
6L
A
8L
A
11L
LB
L
IRR
0
(2)
UB
L
ADV
L
WE
L
V
SS
V
DD
CS
L
OE
L
I/O
3L
I/O
1L
V
DDIOL
MSEL
R
I/O
14L
I/O
13L
I/O
12L
I/O
11L
I/O
10L
I/O
9L
I/O
7L
I/O
5L
I/O
8L
I/O
6L
I/O
4L
I/O
0L
I/O
2L
MSEL
L
7146 drw 02
70P269/259/249BY
BYG-100
100-Ball 0.5mm Pitch BGA
Top View
NOTES:-
1. This pin is A
13R for IDT70P269.
2. This pin is A
13L for IDT70P269.
3. This pin is DNU for IDT70P249.
4. DNU pins are "do not use". No trace or power component can be connected to these pins.
6.42
3
IDT70P269/259/249L
Low Power 16K/8K/4K x 16 Dual-Port Static RAM Industrial Temperature Range
OCTOBER 16, 2008
Pin Names
Left Port Right Port Description
CS
L
CS
R
Chip Select (Input)
WE
L
WE
R
Read/Write Enable (Input)
OE
L
OE
R
Output Enable (Input)
A
0L
- A
13L
(1)
A
0R
- A
13R
(1)
Address (Input)
MSEL
L
(2)
MSEL
R
(2)
Mode Select (Input)
I/O
0L
- I/O
15L
I/O
0R
- I/O
15R
Address/Data (Input/Output)
ADV
L
(3)
ADV
R
(3)
Address Latch Enable (Input)
UB
L
UB
R
Upper Byte Enable (Input)
LB
L
LB
R
Lower Byte Enable (Input)
INT
L
INT
R
Interrupt Flag (Output)
BUSY
L
BUSY
R
Busy Flag (Output)
SFEN
Special Function Enable (Input)
IRR
0
- IRR
1
(4)
Input Read Register (Inputs)
ODR
0
- ODR
4
Output Drive Register (Outputs)
VDD Core Power Supply (Input)
VSS Ground (Input)
VDDIO
L
Left Port Power Supply (Input)
VDDIO
R
Right Port Power Supply (Input)
7146 tbl 01
Truth Table I: ADM Interface Read/Write Control
Inputs Outputs
Mode
ADVCSWEOEUBLB
I/O
0 -
I/O
15
X H X X X X High-Z Deselected/Power Down
X X X H X X High-Z Output Disable
X X X X H H High-Z Upper and Lower Bytes Deselected
PulseLHLLLDATA
OUT
(I/O
0
- I/O
15
) Read Upper and Lower Bytes
Pulse L H L H L
DATA
OUT
(I/O
0
- I/O
7
)
High-Z (I/O
8
- I/O
15
) Read Lower Byte Only
Pulse L H L L H
High-Z (I/O
0
- I/O
7
)
DATA
OUT
(I/O
8
- I/O
15
) Read Upper Byte Only
Pulse L L X L L DATA
IN
(I/O
0
- I/O
15
) Write Upper and Lower Bytes
Pulse L L X H L
DATA
IN
(I/O
0
- I/O
7
)
High-Z (I/O
8
- I/O
15
) Write Lower Byte Only
Pulse L L X L H
High-Z (I/O
0
- I/O
7
)
DATA
IN
(I/O
8
- I/O
15
) Write Upper Byte Only
7146 tbl 02a
1. A13 - A0 for IDT70P269; A12 - A0 for IDT70P259; A11 - A0 for IDT70P249.
2. MSEL = 0 for Standard SRAM operation, MSEL = 1 for Address/Data Mux
(ADM) operation.
3. ADV is only used when the port is in ADM mode.
4. IRR
0 is A13L and IRR1 is A13R for 70P269.
NOTES:

70P249L65BYGI8

Mfr. #:
Manufacturer:
IDT
Description:
SRAM Low Power Dual-Port RAM IC
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union