LPC2468 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 6.2 — 11 January 2013 58 of 85
NXP Semiconductors
LPC2468
Single-chip 16-bit/32-bit micro
11.4 Flash memory
[1] Number of program/erase cycles.
[2] Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes.
Table 14. Dynamic characteristics of flash
T
amb
=
40
C to +85
C, unless otherwise specified; V
DD(3V3)
= 3.0 V to 3.6 V; all voltages are measured with respect to
ground.
Symbol Parameter Conditions Min Typ Max Unit
N
endu
endurance
[1]
10000 100000 - cycles
t
ret
retention time powered; < 100 cycles
[2]
10--years
unpowered; < 100 cycles 20 - - years
t
er
erase time sector or multiple
consecutive sectors
95 100 105 ms
t
prog
programming time
[2]
0.95 1 1.05 ms
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
LPC2468 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 6.2 — 11 January 2013 59 of 85
NXP Semiconductors
LPC2468
Single-chip 16-bit/32-bit micro
11.5 Static external memory interface
Table 15. Dynamic characteristics: Static external memory interface
C
L
=30pF, T
amb
=
40
C to 85
C, V
DD(DCDC)(3V3)
= V
DD(3V3)
= 3.0 V to 3.6 V
Symbol Parameter Conditions Min Typ Max Unit
Common to read and write cycles
[1]
t
CSLAV
CS LOW to address valid
time
0.29 0.20 2.54 ns
Read cycle parameters
[1][2]
t
OELAV
OE LOW to address valid
time
0.29 0.20 2.54 ns
t
CSLOEL
CS LOW to OE LOW time 0.78 + T
cy(CCLK)
WAITOEN 0 + T
cy(CCLK)
WAITOEN 0.49 + T
cy(CCLK)
WAITOEN ns
t
am
memory access time
[3][4]
(WAITRD WAITOEN + 1)
T
cy(CCLK)
12.70
(WAITRD WAITOEN + 1)
T
cy(CCLK)
9.57
(WAITRD WAITOEN + 1)
T
cy(CCLK)
8.11
ns
t
h(D)
data input hold time
[5]
0--ns
t
CSHOEH
CS HIGH to OE HIGH time 0.49 0 0.20 ns
t
OEHANV
OE HIGH to address invalid
time
0.20 0.20 2.44 ns
t
OELOEH
OE LOW to OE HIGH time 0.59 + (WAITRD
WAITOEN + 1) T
cy(CCLK)
0 + (WAITRD WAITOEN +
1) T
cy(CCLK)
0.10 + (WAITRD
WAITOEN + 1) T
cy(CCLK)
t
BLSLAV
BLS LOW to address valid
time
0.39 0 2.54 ns
t
CSHBLSH
CS HIGH to BLS HIGH time 0.88 0.49 0.68 ns
Write cycle parameters
[1][6]
t
CSLWEL
CS LOW to WE LOW time 0.88 + T
cy(CCLK)
(1 +
WAITWEN)
0.10 + T
cy(CCLK)
(1 +
WAITWEN)
0.20 + T
cy(CCLK)
(1 +
WAITWEN)
ns
t
CSLBLSL
CS LOW to BLS LOW time 0.88 0.49 0.98 ns
t
WELDV
WE LOW to data valid time 0.68 2.54 5.86 ns
t
CSLDV
CS LOW to data valid time 0 2.64 4.79 ns
t
WELWEH
WE LOW to WE HIGH time
[3]
0.78 + T
cy(CCLK)
(WAITWR WAITWEN + 1)
0 + T
cy(CCLK)
(WAITWR
WAITWEN + 1)
0.10 + T
cy(CCLK)
(WAITWR WAITWEN + 1)
ns
t
BLSLBLSH
BLS LOW to BLS HIGH
time
[3]
0.88 + T
cy(CCLK)
(WAITWR WAITWEN + 3)
0 + T
cy(CCLK)
(WAITWR
WAITWEN + 3)
0.59 + T
cy(CCLK)
(WAITWR WAITWEN + 3)
ns
t
WEHANV
WE HIGH to address invalid
time
[3]
0 + T
cy(CCLK)
0.20 + T
cy(CCLK)
2.74 + T
cy(CCLK)
ns
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
LPC2468 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 6.2 — 11 January 2013 60 of 85
NXP Semiconductors
LPC2468
Single-chip 16-bit/32-bit micro
[1] V
OH
= 2.5 V, V
OL
= 0.2 V.
[2] V
IH
= 2.5 V, V
IL
= 0.5 V.
[3] T
cy(CCLK)
=
1
CCLK
.
[4] Latest of address valid, CS
LOW, OE LOW to data valid.
[5] Earliest of CS
HIGH, OE HIGH, address change to data invalid.
[6] Byte lane state bit (PB) = 1.
t
WEHDNV
WE HIGH to data invalid
time
[3]
0.78 + T
cy(CCLK)
2.54 + T
cy(CCLK)
5.96 + T
cy(CCLK)
ns
t
BLSHANV
BLS HIGH to address
invalid time
[3]
0.29 0.20 2.54 ns
t
BLSHDNV
BLS HIGH to data invalid
time
[3]
0 2.545.37ns
Table 15. Dynamic characteristics: Static external memory interface
…continued
C
L
=30pF, T
amb
=
40
C to 85
C, V
DD(DCDC)(3V3)
= V
DD(3V3)
= 3.0 V to 3.6 V
Symbol Parameter Conditions Min Typ Max Unit

LPC2468FBD208,551

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
ARM Microcontrollers - MCU ARM7 512KF/USBH/ENET
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet