AD1934 Data Sheet
Rev. D | Page 18 of 28
DBCLK
DLRCLK
DSDATA
LEFT-JUSTIFIED
MODE
DSDATA
RIGHT-JUSTIFIED
MODE
DSDATA
I
2
S-JUSTIFIED
MODE
t
DLH
t
DBH
t
DBL
t
DLS
t
DDS
MSB
MSB
MSB LSB
MSB–1
t
DDH
t
DDS
t
DDH
t
DDS
t
DDH
t
DDH
t
DDS
06106-014
Figure 16. DAC Serial Timing
AUXTDMBCLK
AUXTDMLRCLK
DSDATA1
LEFT-JUSTIFIED
MODE
DSDATA1
RIGHT-JUSTIFIED
MODE
DSDATA1
I
2
S-JUSTIFIED
MODE
t
ABH
LSB
MSB
MSB
MSB
MSB–1
t
ABL
t
ALS
t
ALH
06106-015
Figure 17. AUXTDM Serial Timing
Data Sheet AD1934
Rev. D | Page 19 of 28
Table 13. Pin Function Changes in TDM and AUX Modes (Replication of Table 12)
Pin Name Stereo Modes TDM Modes AUX Modes
AUXDATA1 Not Used (Float) Not Used (Float) AUX Data Out 1 (to External DAC 1)
DSDATA1 DAC1 Data In DAC TDM Data In TDM Data In
DSDATA2 DAC2 Data In DAC TDM Data Out Not Used (Ground)
DSDATA3 DAC3 Data In DAC TDM Data In 2 (Dual-Line Mode) Not Used (Ground)
DSDATA4 DAC4 Data In DAC TDM Data Out 2 (Dual-Line Mode) AUX Data Out 2 (to External DAC 2)
AUXTDMLRCLK Not Used (Ground) Not Used (Ground) TDM Frame Sync In/Out
AUXTDMBCLK Not Used (Ground) Not Used (Ground) TDM BCLK In/Out
DLRCLK DAC LRCLK In/Out DAC TDM Frame Sync In/Out AUX LRCLK In/Out
DBCLK DAC BCLK In/Out DAC TDM BCLK In/Out AUX BCLK In/Out
AUX
DAC 1
AUX
DAC 2
LRCLK
BCLK
DATA
MCLK
LRCLK
BCLK
DATA
MCLK
30MHz
12.288MHz
SHARC IS RUNNING IN SLAVE MODE
(INTERRUPT-DRIVEN)
SHARC
AD1934
TDM MASTER
AUX MASTER
FSYNC-TDM (RFS)
RxCLK
TxCLK
TxDATA
TFS (NC)
AUXDATA1
DSDATA4
DBCLK
DLRCLK
DSDATA2
DSDATA3
MCLK
AUXTDMLRCLK
AUXTDMBCLK
DSDATA1
06106-019
Figure 18. Example of AUX Mode Connection to SHARC® (AD1934 as TDM Master/AUX Master Shown)
AD1934 Data Sheet
Rev. D | Page 20 of 28
CONTROL REGISTERS
DEFINITIONS
The global address for the AD1934 is 0x04, shifted left 1 bit due to the R/
W
bit. All registers are reset to 0, except for the DAC volume
registers that are set to full volume.
Note that the first setting in each control register parameter is the default setting.
Table 14. Register Format
Global Address R/
W
Register Address Data
Bit
23:17 16 15:8 7:0
Table 15. Register Addresses and Functions
Address Function
0 PLL and Clock Control 0
1 PLL and Clock Control 1
2 DAC Control 0
3 DAC Control 1
4 DAC Control 2
5 DAC individual channel mutes
6 DAC 1L volume control
7 DAC 1R volume control
8 DAC 2L volume control
9 DAC 2R volume control
10
DAC 3L volume control
11 DAC 3R volume control
12 DAC 4L volume control
13 DAC 4R volume control
14 Reserved
15 Auxiliary TDM Port Control 0
16 Auxiliary TDM Port Control 1
PLL AND CLOCK CONTROL REGISTERS
Table 16. PLL and Clock Control 0
Bit Value Function Description
0 0 Normal operation PLL power-down
1 Power-down
2:1 00 INPUT 256 (×44.1 kHz or 48 kHz) MCLK pin functionality (PLL active)
01 INPUT 384 (×44.1 kHz or 48 kHz)
10 INPUT 512 (×44.1 kHz or 48 kHz)
11 INPUT 768 (×44.1 kHz or 48 kHz)
4:3 00 XTAL oscillator enabled MCLKO pin
01 256 × f
S
VCO output
10 512 × f
S
VCO output
11 Off
6:5 00 MCLK PLL input
01 DLRCLK
10 AUXTDMLRCLK
11 Reserved
7 0 Disable: DAC idle Internal MCLK enable
1 Enable: DAC active

AD1934YSTZ

Mfr. #:
Manufacturer:
Analog Devices Inc.
Description:
Audio D/A Converter ICs IC 8 CHAudio w/on chip PLL
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet