MARCH 3, 2017 19 PROGRAMMABLE CLOCK GENERATOR
5P49V5914 DATASHEET
Cycle-to-Cycle jitter (Peak-to-Peak),
multiple output frequencies switching,
differential outputs (1.8V to 3.3V nominal
output voltage)
OUT0=25MHz
OUT1=100MHz
OUT2=125MHz
OUT3=156.25MHz
46 ps
Cycle-to-Cycle jitter (Peak-to-Peak),
multiple output frequencies switching,
LVCMOS outputs (1.8 to 3.3V nominal
output voltage)
OUT0=25MHz
OUT1=100MHz
OUT2=125MHz
OUT3=156.25MHz
74 ps
RMS Phase Jitter (12kHz to 5MHz
integration range) reference clock (OUT0),
25 MHz LVCMOS outputs (1.8 to 3.3V
nominal output voltage).
OUT0=25MHz
OUT1=100MHz
OUT2=125MHz
OUT3=156.25MHz
0.5 ps
RMS Phase Jitter (12kHz to 20MHz
integration range) differential output, VDDO
= 3.465V, 25MHz crystal, 156.25MHz
output frequency
OUT0=25MHz
OUT1=100MHz
OUT2=125MHz
OUT3=156.25MHz
0.75 1.5 ps
t7 Output Skew
Skew between the same frequencies, with
outputs using the same driver format and
phase delay set to 0 ns.
75 ps
t8
3
Startup Time
PLL lock time from power-up, measured
after all VDD's have raised above 90% of
their target value.
10 ms
t9
4
Startup Time PLL lock time from shutdown mode
2ms
1. Practical lower frequency is determined by loop filter settings.
2. A slew rate of 2.75V/ns or greater should be selected for output frequencies of 100MHz or higher.
3. Includes loading the configuration bits from EPROM to PLL registers. It does not include EPROM programming/write time.
4. Actual PLL lock time depends on the loop configuration.
t6 Clock Jitter
PROGRAMMABLE CLOCK GENERATOR 20 MARCH 3, 2017
5P49V5914 DATASHEET
Table 22:PCI Express Jitter Specifications (V
DDO
= 3.3V+5% or 2.5V+5%, T
A
= -40°C to +85°C)
Note: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is
mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal
equilibrium has been reached under these conditions.
1. Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1.
2. RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the
worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps RMS for t
REFCLK_HF_RMS
(High Band)
and 3.0ps RMS for t
REFCLK_LF_RMS
(Low Band).
3. RMS jitter after applying system transfer function for the common clock architecture. This specification is based on the
PCI_Express_Base_r3.0 10 Nov, 2010 specification, and is subject to change pending the final release version of the specification.
4. This parameter is guaranteed by characterization. Not tested in production.
Table 23:Jitter Specifications
1,2,3
Symbol Parameter Conditions Min Typ Max PCIe Industry
Specification
Units Notes
t
J
(PCIe Gen1)
Phase Jitter
Peak-to-Peak
ƒ = 100MHz, 25MHz Crystal Input
Evaluation Band: 0Hz - Nyquist
(clock frequency/2)
30 86 ps 1,4
t
REFCLK_HF_RMS
(PCIe Gen2) Phase Jitter RMS
ƒ = 100MHz, 25MHz Crystal Input
High Band: 1.5MHz - Nyquist (clock
frequency/2)
2.56 3.10 ps 2,4
t
REFCLK_LF_RMS
(PCIe Gen2)
Phase Jitter RMS
ƒ = 100MHz, 25MHz Crystal Input
Low Band: 10kHz - 1.5MHz
0.27 3.0 ps 2,4
t
REFCLK_RMS
(PCIe Gen3) Phase Jitter RMS
ƒ = 100MHz, 25MHz Crystal Input
Evaluation Band: 0Hz - Nyquist
(clock frequency/2)
0.8 1.0 ps 3,4
Parameter Symbol Test Condition Min Typ Max Unit
GbE Random Jitter (12 kHz20 MHz)
4
J
GbE
Crystal in = 25 MHz, All CLKn at 125 MHz
5
- 0.79 0.95 ps
GbE Random Jitter (1.875–20 MHz) R
JGbE
Crystal in = 25 MHz, All CLKn at 125 MHz
5
- 0.32 0.5 ps
OC-12 Random Jitter (12 kHz–5 MHz) J
OC12
CLKIN = 19.44 MHz, All CLKn at 155.52 MHz
5
- 0.69 0.95 ps
PCI Express 1.1 Common Clocked
Total Jitter
6
-9.112ps
RMS Jitter
6
, 10 kHz to 1.5MHz - 0.1 0.3 ps
RMS Jitter
6
, 1.5MHz to 50MHz - 0.9 1.1 ps
PCI Express 3.0 Common Clocked
RMS Jitter
6
-0.20.4ps
2
For best jitter performance, keep the single ended clock input slew rates at more than 1.0 V/ns and the differential clock input slew rates more than 0.3 V/ns.
3
All jitter data in this table is based upon all output formats being differential. When single-ended outputs are used, there is the potential that the output jitter may increase
due to the nature of single-ended outputs. If your configuration implements any single-ended output and any output is required to have jitter less than 3 ps rms, contact
IDT for support to validate your configuration and ensure the best jitter performance. In many configurations, CMOS outputs have little to no effect upon jitter.
4
DJ for PCI and GbE is < 5 ps pp.
5
Output FOD in Integer mode.
6
All output clocks 100 MHz HCSL format. Jitter is from the PCIE jitter filter combination that produces the highest jitter. Jitter is measured w ith the Intel Clock Jitter Tool,
Ver. 1.6.6.
PCI Express 2.1 Common Clocked
Notes:
1
All measurements w ith Spread Spectrum Off.
MARCH 3, 2017 21 PROGRAMMABLE CLOCK GENERATOR
5P49V5914 DATASHEET
Table 24:Spread Spectrum Generation Specifications
Test Circuits and Loads
Test Circuits and Loads for Outputs
Symbol Parameter Description Min Typ Max Unit
f
OUT
Output Frequency Output Frequency Range
5300MHz
f
MOD
Mod Frequency Modulation Frequency
30 to 63 kHz
f
SPREAD
Spread Value Amount of Spread Value (programmable) - Center Spread
±0.25% to ±2.5% %f
OUT
Amount of Spread Value (programmable) - Down Spread
-0.5% to -5%
OUTx
V
DDA
CLK
OUT
GND
C
L
0.1µF
V
DDOx
0.1µF
V
DDD
0.1µF
33
HCSL Output
33
5050
HCSL Differential Output Test Load
2pF 2pF
Zo=100ohm differential

5P49V5914B000NLGI

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products VersaClock 5 CLK Gen PLL 3 Config Pairs
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union