22 of 62 November 28, 2011
IDT 89HPES64H16AG2 Data Sheet
Logic Diagram — PES64H16AG2
Figure 4 PES64H16AG2 Logic Diagram
PE00TP[3:0]
Global
Reference Clocks
GCLKN[1:0]
GCLKP[1:0]
JTAG_TCK
GPIO[53:0]
54
General Purpose
I/O
V
DD
CORE
V
DD
I/O
V
DD
PEA
Power/Ground
MSMBADDR[4:1]
MSMBCLK
MSMBDAT
4
SSMBADDR[5,3:1]
SSMBCLK
SSMBDAT
4
Master
SMBus Interface
Slave
SMBus Interface
GCLKFSEL
RSTHALT
System
Pins
JTAG_TDI
JTAG_TDO
JTAG_TMS
JTAG_TRST_N
JTAG Pins
V
SS
SWMODE[3:0]
4
CLKMODE[2:0]
PERSTN
MSMBSMODE
PE00TN3:[0]
PCI Express
Switch
SerDes Output
Port 0
PE01TP[3:0]
PE01TN[3:0]
PCI Express
Switch
SerDes Output
Port 1
......
PE15TP[3:0]
PE15TN[3:0]
PCI Express
Switch
SerDes Output
Port 15
PES64H16AG2
REFRES[15:0]
SerDes
Reference
Resistors
V
DD
PEHA
V
DD
PETA
......
3
P01MERGEN
P23MERGEN
P45MERGEN
P67MERGEN
P89MERGEN
P1011MERGEN
P1213MERGEN
P1415MERGEN
PE00RP[3:0]
PE00RN[3:0]
PCI Express
Switch
SerDes Input
Port 0
P00CLKP
P00CLKN
PE01RP[3:0]
PE01RN[3:0]
PCI Express
Switch
SerDes Input
Port 1
P01CLKP
P01CLKN
PE15RP[3:0]
PE15RN[3:0]
PCI Express
Switch
SerDes Input
Port 15
P15CLKP
P15CLKN
REFRESPLL
23 of 62 November 28, 2011
IDT 89HPES64H16AG2 Data Sheet
System Clock Parameters
Values based on systems running at recommended supply voltages and operating temperatures, as shown in Tables 14 and 15.
AC Timing Characteristics
Parameter Description Condition Min Typical Max Unit
Refclk
FREQ
Input reference clock frequency range 100 125
1
1.
The input clock frequency will be either 100 or 125 MHz depending on signal GCLKFSEL.
MHz
T
C-RISE
Rising edge rate Differential 0.6 4 V/ns
T
C-FALL
Falling edge rate Differential 0.6 4 V/ns
V
IH
Differential input high voltage Differential +150 mV
V
IL
Differential input low voltage Differential -150 mV
V
CROSS
Absolute single-ended crossing point
voltage
Single-ended +250 +550 mV
V
CROSS-DELTA
Variation of V
CROSS
over all rising clock
edges
Single-ended +140 mV
V
RB
Ring back voltage margin Differential -100 +100 mV
T
STABLE
Time before V
RB
is allowed Differential 500 ps
T
PERIOD-AVG
Average clock period accuracy -300 2800 ppm
T
PERIOD-ABS
Absolute period, including spread-spec-
trum and jitter
9.847 10.203 ns
T
CC-JITTER
Cycle to cycle jitter 150 ps
V
MAX
Absolute maximum input voltage +1.15 V
V
MIN
Absolute minimum input voltage -0.3 V
Duty Cycle Duty cycle 40 60 %
Rise/Fall Matching Single ended rising Refclk edge rate ver-
sus falling Refclk edge rate
20 %
Z
C-DC
Clock source output DC impedance 40 60 Ω
Table 10 Input Clock Requirements
Parameter Description
Gen 1 Gen 2
Units
Min
1
Typ
1
Max
1
Min
1
Typ
1
Max
1
PCIe Transmit
UI Unit Interval 399.88 400 400.12 199.94 200 200.06 ps
T
TX-EYE
Minimum Tx Eye Width 0.75 0.75 UI
T
TX-EYE-MEDIAN-to-
MAX-JITTER
Maximum time between the jitter median and maximum
deviation from the median
0.125 UI
T
TX-RISE
, T
TX-FALL
TX Rise/Fall Time: 20% - 80% 0.125 0.15 UI
T
TX- IDLE-MIN
Minimum time in idle 20 20 UI
Table 11 PCIe AC Timing Characteristics (Part 1 of 2)
24 of 62 November 28, 2011
IDT 89HPES64H16AG2 Data Sheet
T
TX-IDLE-SET-TO-IDLE
Maximum time to transition to a valid Idle after sending
an Idle ordered set
88 ns
T
TX-IDLE-TO-DIFF-
DATA
Maximum time to transition from valid idle to diff data 8 8 ns
T
TX-SKEW
Transmitter data skew between any 2 lanes 1.3 1.3 ns
T
MIN-PULSED
Minimum Instantaneous Lone Pulse Width NA 0.9 UI
T
TX-HF-DJ-DD
Transmitter Deterministic Jitter > 1.5MHz Bandwidth NA 0.15 UI
T
RF-MISMATCH
Rise/Fall Time Differential Mismatch NA 0.1 UI
PCIe Receive
UI Unit Interval 399.88 400 400.12 199.94 200.06 ps
T
RX-EYE (with jitter)
Minimum Receiver Eye Width (jitter tolerance) 0.4 0.4 UI
T
RX-EYE-MEDIUM TO
MAX JITTER
Max time between jitter median & max deviation 0.3 UI
T
RX-SKEW
Lane to lane input skew 20 8 ns
T
RX-HF-RMS
1.5 — 100 MHz RMS jitter (common clock) NA 3.4 ps
T
RX-HF-DJ-DD
Maximum tolerable DJ by the receiver (common clock) NA 88 ps
T
RX-LF-RMS
10 KHz to 1.5 MHz RMS jitter (common clock) NA 4.2 ps
T
RX-MIN-PULSE
Minimum receiver instantaneous eye width NA 0.6 UI
1.
Minimum, Typical, and Maximum values meet the requirements under PCI Specification 2.0
Signal Symbol
Reference
Edge
Min Max Unit
Timing
Diagram
Reference
GPIO
GPIO[53:0]
1
1.
GPIO signals must meet the setup and hold times if they are synchronous or the minimum pulse width if
they are asynchronous.
Tpw
2
2.
The values for this symbol were determined by calculation, not by testing.
None 50 ns
Table 12 GPIO AC Timing Characteristics
Parameter Description
Gen 1 Gen 2
Units
Min
1
Typ
1
Max
1
Min
1
Typ
1
Max
1
Table 11 PCIe AC Timing Characteristics (Part 2 of 2)

89H64H16AG2ZCBLGI

Mfr. #:
Manufacturer:
IDT
Description:
PCI Interface IC PCIE GEN2 SWITCH
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet