REV. 0
–28–
ADSP-2186M
Serial Ports
Parameter Min Max Unit
Serial Ports
Timing Requirements:
t
SCK
SCLK Period 26.6 ns
t
SCS
DR/TFS/RFS Setup before SCLK Low 4 ns
t
SCH
DR/TFS/RFS Hold after SCLK Low 7 ns
t
SCP
SCLKIN Width 12 ns
Switching Characteristics:
t
CC
CLKOUT High to SCLKOUT 0.25t
CK
0.25t
CK
+ 6 ns
t
SCDE
SCLK High to DT Enable 0 ns
t
SCDV
SCLK High to DT Valid 12 ns
t
RH
TFS/RFS
OUT
Hold after SCLK High 0 ns
t
RD
TFS/RFS
OUT
Delay from SCLK High 12 ns
t
SCDH
DT Hold after SCLK High 0 ns
t
TDE
TFS (Alt) to DT Enable 0 ns
t
TDV
TFS (Alt) to DT Valid 12 ns
t
SCDD
SCLK High to DT Disable 12 ns
t
RDV
RFS (Multichannel, Frame Delay Zero) to DT Valid 12 ns
CLKOUT
SCLK
TFS
OUT
RFS
OUT
DT
ALTERNATE
FRAME MODE
t
CC
t
CC
t
SCS
t
SCH
t
RH
t
SCDE
t
SCDH
t
SCDD
t
TDE
t
RDV
MULTICHANNEL
MODE,
FRAME DELAY 0
(MFD = 0)
DR
TFS
IN
RFS
IN
RFS
OUT
TFS
OUT
t
TDV
t
SCDV
t
RD
t
SCP
t
SCK
t
SCP
TFS
IN
RFS
IN
ALTERNATE
FRAME MODE
t
RDV
MULTICHANNEL
MODE,
FRAME DELAY 0
(MFD = 0)
t
TDV
t
TDE
Figure 26. Serial Ports
REV. 0
ADSP-2186M
–29–
Parameter Min Max Unit
IDMA Address Latch
Timing Requirements:
t
IALP
Duration of Address Latch
1, 2
10 ns
t
IASU
IAD150 Address Setup before Address Latch End
2
5ns
t
IAH
IAD150 Address Hold after Address Latch End
2
3ns
t
IKA
IACK Low before Start of Address Latch
2, 3
0ns
t
IALS
Start of Write or Read after Address Latch End
2, 3
3ns
t
IALD
Address Latch Start after Address Latch End
1, 2
2ns
NOTES
1
Start of Address Latch = IS Low and IAL High.
2
End of Address Latch = IS High or IAL Low.
3
Start of Write or Read = IS Low and IWR Low or IRD Low.
IACK
IAL
IS
IAD150
RD OR WR
t
IKA
t
IALP
t
IALD
t
IASU
t
IAH
t
IASU
t
IALS
t
IAH
t
IALP
Figure 27. IDMA Address Latch
REV. 0
–30–
ADSP-2186M
Parameter Min Max Unit
IDMA Write, Short Write Cycle
Timing Requirements:
t
IKW
IACK Low before Start of Write
1
0ns
t
IWP
Duration of Write
1, 2
10 ns
t
IDSU
IAD150 Data Setup before End of Write
2, 3, 4
3ns
t
IDH
IAD150 Data Hold after End of Write
2, 3, 4
2ns
Switching Characteristic:
t
IKHW
Start of Write to IACK High 10 ns
NOTES
1
Start of Write = IS Low and IWR Low.
2
End of Write = IS High or IWR High.
3
If Write Pulse ends before IACK Low, use specifications t
IDSU
, t
IDH
.
4
If Write Pulse ends after IACK Low, use specifications t
IKSU
, t
IKH
.
IAD150
DATA
t
IKHW
t
IKW
t
IDSU
IACK
t
IWP
t
IDH
IS
IWR
Figure 28. IDMA Write, Short Write Cycle

ADSP-2186MBSTZ266R

Mfr. #:
Manufacturer:
Analog Devices Inc.
Description:
Digital Signal Processors & Controllers - DSP, DSC 16B 75 MIPS 2.5V 2 Serial Prts Host Prt
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union