REV.
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
a
AD7730/AD7730L
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 World Wide Web Site: http://www.analog.com
Fax: © Analog Devices, Inc.,
Bridge Transducer ADC
FUNCTIONAL BLOCK DIAGRAM
KEY FEATURES
Resolution of 230,000 Counts (Peak-to-Peak)
Offset Drift: 5 nV/C
Gain Drift: 2 ppm/C
Line Frequency Rejection: >150 dB
Buffered Differential Inputs
Programmable Filter Cutoffs
Specified for Drift Over Time
Operates with Reference Voltages of 1 V to 5 V
ADDITIONAL FEATURES
Two-Channel Programmable Gain Front End
On-Chip DAC for Offset/TARE Removal
FAST
Step™ Mode
AC or DC Excitation
Single Supply Operation
APPLICATIONS
Weigh Scales
Pressure Measurement
GENERAL DESCRIPTION
The AD7730 is a complete analog front end for weigh-scale and
pressure measurement applications. The device accepts low-
level signals directly from a transducer and outputs a serial
digital word. The input signal is applied to a proprietary pro-
grammable gain front end based around an analog modulator.
FASTStep is a trademark of Analog Devices, Inc.
SIGMA-
DELTA
MODULATOR
AD7730
6-BIT
DAC
SERIAL INTERFACE
AND CONTROL LOGIC
REGISTER BANK
CLOCK
GENERATION
PROGRAMMABLE
DIGITAL
FILTER
SIGMA-DELTA A/D CONVERTER
BUFFER
PGA
100nA
AGND
100nA
AV
DD
VBIAS
AIN1(+)
AIN1(–)
AIN2(+)/D1
AIN2(–)/D0
ACX
ACX
STANDBY
SYNC
MCLK IN
MCLK OUT
SCLK
CS
DIN
DOUT
RESET
RDY
POL
DGNDAGND
AV
DD
DV
DD
REF IN(–)
REF IN(+)
MUX
REFERENCE DETECT
AC
EXCITATION
CLOCK
CALIBRATION
MICROCONTROLLER
+
+/–
The modulator output is processed by a low pass programmable
digital filter, allowing adjustment of filter cutoff, output rate and
settling time.
The part features two buffered differential programmable gain
analog inputs as well as a differential reference input. The part
operates from a single +5 V supply. It accepts four unipolar
analog input ranges: 0 mV to +10 mV, +20 mV, +40 mV and
+80 mV and four bipolar ranges: ± 10 mV, ± 20 mV, ± 40 mV
and ± 80 mV. The peak-to-peak resolution achievable directly
from the part is 1 in 230,000 counts. An on-chip 6-bit DAC
allows the removal of TARE voltages. Clock signals for synchro-
nizing ac excitation of the bridge are also provided.
The serial interface on the part can be configured for three-wire
operation and is compatible with microcontrollers and digital
signal processors. The AD7730 contains self-calibration and
system calibration options, and features an offset drift of less
than 5 nV/°C and a gain drift of less than 2 ppm/°C.
The AD7730 is available in a 24-pin plastic DIP, a 24-lead
SOIC and 24-lead TSSOP package. The AD7730L is available
in a 24-lead SOIC and 24-lead TSSOP package.
NOTE
The description of the functions and operation given in this data
sheet apply to both the AD7730 and AD7730L. Specifications
and performance parameters differ for the parts. Specifications
for the AD7730L are outlined in Appendix A.
B
2012
781/461-3113
–2–
Parameter B Version
1
Units Conditions/Comments
STATIC PERFORMANCE (CHP = 1)
No Missing Codes
2
24 Bits min
Output Noise and Update Rates
2
See Tables I & II
Integral Nonlinearity 18 ppm of FSR max
Offset Error
2
See Note 3 Offset Error and Offset Drift Refer to Both
Offset Drift vs. Temperature
2
5 nV/°C typ Unipolar Offset and Bipolar Zero Errors
Offset Drift vs. Time
4
25 nV/1000 Hours typ
Positive Full-Scale Error
2, 5
See Note 3
Positive Full-Scale Drift vs Temp
2, 6, 7
2 ppm of FS/°C max
Positive Full-Scale Drift vs Time
4
10 ppm of FS/1000 Hours typ
Gain Error
2, 8
See Note 3
Gain Drift vs. Temperature
2, 6, 9
2 ppm/°C max
Gain Drift vs. Time
4
10 ppm/1000 Hours typ
Bipolar Negative Full-Scale Error
2
See Note 3
Negative Full-Scale Drift vs. Temp
2, 6
2 ppm of FS/°C max
Power Supply Rejection 120 dB typ Measured with Zero Differential Voltage
Common-Mode Rejection (CMR) 120 dB min At DC. Measured with Zero Differential Voltage
Analog Input DC Bias Current
2
50 nA max
Analog Input DC Bias Current Drift
2
100 pA/°C typ
Analog Input DC Offset Current
2
10 nA max
Analog Input DC Offset Current Drift
2
50 pA/°C typ
STATIC PERFORMANCE (CHP = 0)
2
No Missing Codes 24 Bits min SKIP = 0
10
Output Noise and Update Rates See Tables III & IV
Integral Nonlinearity 18 ppm of FSR max
Offset Error See Note 3 Offset Error and Offset Drift Refer to Both
Offset Drift vs. Temperature
6
0.5 μV/°C typ Unipolar Offset and Bipolar Zero Errors
Offset Drift vs. Time
4
2.5 μV/1000 Hours typ
Positive Full-Scale Error
5
See Note 3
Positive Full-Scale Drift vs. Temp
6, 7
0.6 μV/°C typ
Positive Full-Scale Drift vs. Time
4
3 μV/1000 Hours typ
Gain Error
8
See Note 3
Gain Drift vs. Temperature
6, 9
2 ppm/°C typ
Gain Drift vs. Time
4
10 ppm/1000 Hours typ
Bipolar Negative Full-Scale Error See Note 3
Negative Full-Scale Drift vs. Temp 0.6 μV/°C typ
Power Supply Rejection 90 dB typ Measured with Zero Differential Voltage
Common-Mode Rejection (CMR) on AIN 100 dB typ At DC. Measured with Zero Differential Voltage
CMR on REF IN 120 dB typ At DC. Measured with Zero Differential Voltage
Analog Input DC Bias Current 60 nA max
Analog Input DC Bias Current Drift 150 pA/°C typ
Analog Input DC Offset Current 30 nA max
Analog Input DC Offset Current Drift 100 pA/°C typ
ANALOG INPUTS/REFERENCE INPUTS
Normal-Mode 50 Hz Rejection
2
88 dB min From 49 Hz to 51 Hz
Normal-Mode 60 Hz Rejection
2
88 dB min From 59 Hz to 61 Hz
Common-Mode 50 Hz Rejection
2
120 dB min From 49 Hz to 51 Hz
Common-Mode 60 Hz Rejection
2
120 dB min From 59 Hz to 61 Hz
Analog Inputs
Differential Input Voltage Ranges
11
Assuming 2.5 V or 5 V Reference with
HIREF Bit Set Appropriately
0 to +10 or ± 10 mV nom Gain = 250
0 to +20 or ± 20 mV nom Gain = 125
0 to +40 or ± 40 mV nom Gain = 62.5
0 to +80 or ± 80 mV nom Gain = 31.25
Absolute/Common-Mode Voltage
12
AGND + 1.2 V V min
AV
DD
– 0.95 V V max
Reference Input
REF IN(+) – REF IN(–) Voltage +2.5 V nom HIREF Bit of Mode Register = 0
REF IN(+) – REF IN(–) Voltage +5 V nom HIREF Bit of Mode Register = 1
Absolute/Common-Mode Voltage
13
AGND – 30 mV V min
AV
DD
+ 30 mV V max
NO REF Trigger Voltage 0.3 V min NO REF Bit Active If V
REF
Below This Voltage
0.65 V max NO REF Bit Inactive If V
REF
Above This Voltage
AD7730–SPECIFICATIONS
(AV
DD
= +5 V, DV
DD
= +3 V or +5 V; REF IN(+) = AV
DD
; REF IN(–) = AGND = DGND =
0 V; f
CLK IN
= 4.9152 MHz. All specifications T
MIN
to T
MAX
unless otherwise noted.)
REV. B
–3–
AD7730/AD7730L
Parameter B Version
1
Units Conditions/Comments
LOGIC INPUTS
Input Current ± 10 μA max
All Inputs Except SCLK and MCLK IN
V
INL
, Input Low Voltage 0.8 V max DV
DD
= +5 V
V
INL
, Input Low Voltage 0.4 V max DV
DD
= +3 V
V
INH
, Input High Voltage 2.0 V min
SCLK Only (Schmitt Triggered Input)
V
T+
1.4/3 V min to V max DV
DD
= +5 V
V
T+
1/2.5 V min to V max DV
DD
= +3 V
V
T–
0.8/1.4 V min to V max DV
DD
= +5 V
V
T–
0.4/1.1 V min to V max DV
DD
= +3 V
V
T+
– V
T–
0.4/0.8 V min to V max DV
DD
= +5 V
V
T+
– V
T–
0.4/0.8 V min to V max DV
DD
= +3 V
MCLK IN Only
V
INL
, Input Low Voltage 0.8 V max DV
DD
= +5 V
V
INL
, Input Low Voltage 0.4 V max DV
DD
= +3 V
V
INH
, Input High Voltage 3.5 V min DV
DD
= +5 V
V
INH
, Input High Voltage 2.5 V min DV
DD
= +3 V
LOGIC OUTPUTS (Including MCLK OUT)
V
OL
, Output Low Voltage I
SINK
= 800 μA Except for MCLK OUT
14
;
0.4 V max V
DD
15
= +5 V
V
OL
, Output Low Voltage I
SINK
= 100 μA Except for MCLK OUT
14
;
0.4 V max V
DD
15
= +3 V
V
OH
, Output High Voltage I
SOURCE
= 200 μA Except for MCLK OUT
14
;
4.0 V min V
DD
15
= +5 V
V
OH
, Output High Voltage I
SOURCE
= 100 μA Except for MCLK OUT
14
;
V
DD
– 0.6 V V min V
DD
15
= +3 V
Floating State Leakage Current ± 10 μA max
Floating State Output Capacitance
2
6 pF typ
TRANSDUCER BURNOUT
AIN1(+) Current –100 nA nom
AIN1(–) Current 100 nA nom
Initial Tolerance @ 25°C ± 10 % typ
Drift
2
0.1 %/°C typ
OFFSET (TARE) DAC
Resolution 6 Bit
LSB Size 2.3/2.6 mV min/mV max 2.5 mV Nominal with 5 V Reference (REF IN/2000)
DAC Drift
16
2.5 ppm/°C max
DAC Drift vs. Time
4, 16
25 ppm/1000 Hours typ
Differential Linearity –0.25/+0.75 LSB max Guaranteed Monotonic
SYSTEM CALIBRATION
Positive Full-Scale Calibration Limit
17
1.05 × FS V max FS Is the Nominal Full-Scale Voltage
(10 mV, 20 mV, 40 mV or 80 mV)
Negative Full-Scale Calibration Limit
17
–1.05 × FS V max
Offset Calibration Limit
18
–1.05 × FS V max
Input Span
17
0.8 × FS V min
2.1 × FS V max
POWER REQUIREMENTS
Power Supply Voltages
AV
DD
– AGND Voltage +4.75 to +5.25 V min to V max
DV
DD
Voltage +2.7 to +5.25 V min to V max With AGND = 0 V
Power Supply Currents External MCLK. Digital I/Ps = 0 V or DV
DD
AV
DD
Current (Normal Mode) 10.3 mA max All Input Ranges Except 0 mV to +10 mV and ± 10 mV
AV
DD
Current (Normal Mode) 22.3 mA max Input Ranges of 0 mV to +10 mV and ± 10 mV Only
DV
DD
Current (Normal Mode) 1.3 mA max DV
DD
of 2.7 V to 3.3 V
DV
DD
Current (Normal Mode) 2.7 mA max DV
DD
of 4.75 V to 5.25 V
AV
DD
+ DV
DD
Current (Standby Mode) 25 μA max Typically 10 μA. External MCLK IN = 0 V or DV
DD
Power Dissipation AV
DD
= DV
DD
= +5 V. Digital I/Ps = 0 V or DV
DD
Normal Mode 65 mW max All Input Ranges Except 0 mV to +10 mV and ± 10 mV
125 mW max Input Ranges of 0 mV to +10 mV and ± 10 mV Only
Standby Mode 125 μW max Typically 50 μW. External MCLK IN = 0 V or DV
DD
REV. B

AD7730BRUZ

Mfr. #:
Manufacturer:
Analog Devices Inc.
Description:
Analog to Digital Converters - ADC CMOS 24-Bit Bridge Transducer
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union