16
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
t
ZD
CLK
(ST-BUS
®
or
WFPS mode)
CLK
(GCI mode)
5709 drw10
TX
TX
VALID DATA
VALID DATA
t
DZ
ODE
TX
VALID DATA
5709 drw11
t
ODE
t
ODE
Figure 10. Serial Output
Figure 11. Output Driver Enable (ODE)
tHFPH
tDIF
F0i
TX
RX
5709 drw09
Bit 1, Ch 127 Bit 0, Ch 127 Bit 7, Ch 0 Bit 6, Ch 0 Bit 5, Ch 0
Bit 4, Ch 0
Bit 1, Ch 127 Bit 0, Ch 127
Bit 7, Ch 0 Bit 6, Ch 0
Bit 5, Ch 0
Bit 4, Ch 0
tHFPS
tHFPW
CLK
16.384 MHz
HCLK
4.096 MHz
tHCH
tHCP
tCP
tCH tCL
tr
tSOD
tf
tSIS
tSIH
tHCL
tHftHr
Figure 9. WFP Bus Timing for High Speed Serial Interface (8.192 Mb/s), when WFPS pin = 1
NOTE:
1. High Impedance is measured by pulling to the appropriate rail with R
L
, with timing corrected to cancel time taken to discharge C
L
.
17
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
t
ALW
ADDRESS
DATA
t
ADS
t
ADH
ALE
5709 drw12
t
RW
t
WW
t
CSRW
t
ALRD
t
CSR
t
CSW
t
DHW
t
DHR
t
AKH
t
DDR
t
DSW
t
SWD
t
ALWR
t
AKD
AD0-AD7
D8-D15
CS
RD
WR
DTA
Figure 12. Multiplexed Bus Timing (Intel Mode)
AC ELECTRICAL CHARACTERISTICS - MULTIPLEXED BUS TIMING (INTEL)
NOTE:
1. High Impedance is measured by pulling to the appropriate rail with R
L
, with timing corrected to cancel time taken to discharge C
L
.
Symbol Parameter Min. Typ. Max. Units Test Conditions
t
ALW ALE Pulse Width 20 ns
t
ADS Address Setup from ALE falling 3 ns
t
ADH Address Hold from ALE falling 3 ns
t
ALRD RD Active after ALE falling 3 ns
t
DDR Data Setup from DTA LOW on Read 5 ns CL = 150pF
t
CSRW CS Hold after RD/WR 5ns
t
RW RD Pulse Width (Fast Read) 45 ns
t
CSR CS Setup from RD 0ns
t
DHR
(1)
Data Hold after RD 10 20 ns CL = 150pF, RL = 1K
t
WW WR Pulse Width (Fast Write) 45 ns
t
ALWR WR Delay after ALE falling 3 ns
t
CSW CS Setup from WR 0ns
t
DSW Data Setup from WR (Fast Write) 20 ns
t
SWD Valid Data Delay on Write (Slow Write) 122 ns
t
DHW Data Hold after WR Inactive 5 ns
t
AKD Acknowledgment Delay:
Reading/Writing Registers 43/43 ns C
L = 150pF
Reading/Writing Memory 220/210 ns C
L = 150pF
t
AKH
(1)
Acknowledgment Hold Time 22 ns CL = 150pF, RL = 1K
18
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
DS
5709 drw13
ADDRESS
t
CSS
t
DSH
t
ASW
t
CSH
t
DDR
t
ADS
t
ADH
AD0-AD7
D8-D15
WR
CS
DTA
DATA
ADDRESS
DATA
t
RWS
t
DWS
t
SWD
t
DHW
t
AKD
AD0-AD7
D8-D15
RD
R/W
AS
t
RWH
t
DHR
t
AKH
AC ELECTRICAL CHARACTERISTICS - MULTIPLEXED BUS TIMING (MOTOROLA)
Figure 13. Multiplexed Bus Timing (Motorola Mode)
Symbol Parameter Min. Typ. Max. Units Test Conditions
t
ASW ALE Pulse Width 20 ns
t
ADS Address Setup from AS falling 3 ns
t
ADH Address Hold from AS falling 3 ns
t
DDR Data Setup from DTA LOW on Read 5 ns C
L
= 150pF
t
CSH CS Hold after DS falling 0 ns
t
CSS CS Setup from DS rising 0 ns
t
DHW Data Hold after Write 5 ns
t
DWS Data Setup from DS – Write (Fast Write) 20 ns
t
SWD Valid Data Delay on Write (Slow Write) 122 ns
t
RWS R/W Setup from DS Rising 60 ns
t
RWH R/W Hold from DS Rising 5 ns
t
DHR
(1)
Data Hold after Read 10 20 ns C
L
= 150pF, R
L
= 1K
t
DSH DS Delay after AS falling 10 ns
t
AKD Acknowledgment Delay:
Reading/Writing Registers 43/43 ns C
L
= 150pF
Reading/Writing Memory 220/210 ns C
L
= 150pF
t
AKH
(1)
Acknowledgment Hold Time 22 ns C
L
= 150pF, R
L
= 1K
NOTE:
1. High Impedance is measured by pulling to the appropriate rail with R
L
, with timing corrected to cancel time taken to discharge C
L
.

72V70800TFG

Mfr. #:
Manufacturer:
IDT
Description:
Digital Bus Switch ICs 3.3V 512X512 TIS SWITCH
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union