28
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T1845/55/65/75/85/95/105/115/125 2.5V TeraSync™ 18-BIT/9-BIT FIFO
2Kx18/4Kx9, 4Kx18/
8Kx9, 8Kx18/16Kx9, 16Kx18/32Kx9, 32Kx18/64Kx9, 64Kx18/128Kx9, 128Kx18/256Kx9, 256Kx18/512Kx9, 512Kx18/1Mx9
FEBRUARY 10, 2009
D17-D9
A
A
B
B
(a) x18 INPUT to x18 OUTPUT - BIG ENDIAN
(b) x18 INPUT to x18 OUTPUT - LITTLE ENDIAN
Write to FIFO
Read from FIFO
BYTE ORDER ON INPUT PORT:
BYTE ORDER ON OUTPUT PORT:
BA
Read from FIFO
A
(c) x18 INPUT to x9 OUTPUT - BIG ENDIAN
1st: Read from FIFO
B
2nd: Read from FIFO
B
(d) x18 INPUT to x9 OUTPUT - LITTLE ENDIAN
1st: Read from FIFO
A
2nd: Read from FIFO
A
(a) x9 INPUT to x18 OUTPUT - BIG ENDIAN
1st: Write to FIFO
BYTE ORDER ON INPUT PORT:
B
2nd: Write to FIFO
BYTE ORDER ON OUTPUT PORT:
AB
Read from FIFO
(a) x9 INPUT to x18 OUTPUT - LITTLE ENDIAN
B
A
Read from FIFO
5909 drw09
BE IW OW
H L H
BE IW OW
L H L
BE IW OW
H H L
BE IW OW
L L H
BE IW OW
H L L
BE IW OW
L L L
D8-D0
Q17-Q9 Q8-Q0
Q17-Q9 Q8-Q0
Q17-Q9
Q8-Q0
Q17-Q9 Q8-Q0
Q17-Q9 Q8-Q0
Q17-Q9 Q8-Q0
D17-D9 D8-D0
D17-Q9 D8-Q0
Q17-Q9 Q8-Q0
Q17-Q9 Q8-Q0
Figure 5. Bus-Matching Byte Arrangement
29
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T1845/55/65/75/85/95/105/115/125 2.5V TeraSync™ 18-BIT/9-BIT FIFO
2Kx18/4Kx9, 4Kx18/
8Kx9, 8Kx18/16Kx9, 16Kx18/32Kx9, 32Kx18/64Kx9, 64Kx18/128Kx9, 128Kx18/256Kx9, 256Kx18/512Kx9, 512Kx18/1Mx9
FEBRUARY 10, 2009
Figure 6. Standard JTAG Timing
SYSTEM INTERFACE PARAMETERS
Parameter Symbol Test
Conditions
Min. Max. Units
JTAG Clock Input Period tTCK - 100 - ns
JTAG Clock HIGH tTCKHIGH -40-ns
JTAG Clock Low tTCKLOW -40-ns
JTAG Clock Rise Time tTCKRISE --5
(1)
ns
JTAG Clock Fall Time tTCKFALL --5
(1)
ns
JTAG Reset tRST -50-ns
JTAG Reset Recovery tRSR -50-ns
JTAG
AC ELECTRICAL CHARACTERISTICS
(vcc = 2.5V ± 5%; Tcase = 0°C to +85°C)
IDT72T1845
IDT72T1855
IDT72T1865
IDT72T1875
IDT72T1885
IDT72T1895
IDT72T18105
IDT72T18115
IDT72T18125
Parameter Symbol Test Conditions Min. Max. Units
Data Output tDO
(1)
-20ns
Data Output Hold tDOH
(1)
0-ns
Data Input tDS trise=3ns 10 - ns
tDH tfall=3ns 10 -
NOTE:
1. 50pf loading on external output signals.
JTAG TIMING SPECIFICATION
NOTE:
1. Guaranteed by design.
t4
t3
TDO
TDO
TDI/
TMS
TCK
TRST
t
DO
Notes to diagram:
t1 =
tTCKLOW
t2 =
tTCKHIGH
t3 =
tTCKFALL
t4 = tTCKRISE
t5 =
tRST
(reset pulse width)
t6 = tRSR (reset recovery)
5909 drw10
t5
t6
t1
t2
t
TCK
t
DH
t
DS
30
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT72T1845/55/65/75/85/95/105/115/125 2.5V TeraSync™ 18-BIT/9-BIT FIFO
2Kx18/4Kx9, 4Kx18/
8Kx9, 8Kx18/16Kx9, 16Kx18/32Kx9, 32Kx18/64Kx9, 64Kx18/128Kx9, 128Kx18/256Kx9, 256Kx18/512Kx9, 512Kx18/1Mx9
FEBRUARY 10, 2009
JTAG INTERFACE
Five additional pins (TDI, TDO, TMS, TCK and TRST) are provided to
support the JTAG boundary scan interface. The IDT72T1845/72T1855/
72T1865/72T1875/72T1885/72T1895/72T18105/72T18115/72T18125 in-
corporates the necessary tap controller and modified pad cells to implement the
JTAG facility.
Note that IDT provides appropriate Boundary Scan Description Language
program files for these devices.
The Standard JTAG interface consists of four basic elements:
Test Access Port (TAP)
TAP controller
Instruction Register (IR)
Data Register Port (DR)
The following sections provide a brief description of each element. For a
complete description refer to the IEEE Standard Test Access Port Specification
(IEEE Std. 1149.1-1990).
The Figure below shows the standard Boundary-Scan Architecture.
Figure 7. Boundary Scan Architecture
TEST ACCESS PORT (TAP)
The Tap interface is a general-purpose port that provides access to the
internal of the processor. It consists of four input ports (TCLK, TMS, TDI, TRST)
and one output port (TDO).
THE TAP CONTROLLER
The Tap controller is a synchronous finite state machine that responds to
TMS and TCLK signals to generate clock and control signals to the Instruction
and Data Registers for capture and update of data.
T
A
P
TAP
Cont-
roller
Mux
DeviceID Reg.
Boundary Scan Reg.
Bypass Reg.
clkDR, ShiftDR
UpdateDR
TDO
TDI
TMS
TCLK
TRST
clklR, ShiftlR
UpdatelR
Instruction Register
Instruction Decode
Control Signals
5909 drw11

72T1895L4-4BBI

Mfr. #:
Manufacturer:
Description:
IC FIFO 65536X18 4NS 144BGA
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union