©2014 Silicon Storage Technology, Inc. DS20005020B 07/14
22
32 Mbit Multi-Purpose Flash Plus
SST39VF3201C / SST39VF3202C
Data Sheet
Figure 7: CE# Controlled Program Cycle Timing Diagram
Figure 8: Data# Polling Timing Diagram
1410 F05.0
ADDRESSES
DQ
15-0
CE#
555 2AA 555 ADDR
XXAA XX55 XXA0 DATA
WORD
(ADDR/DATA)
OE#
WE#
RY/BY#
VALID
T
DH
T
CPH
T
AS
T
CH
T
CS
T
AH
T
CP
T
DS
T
BY
T
BR
T
BP
Note: WP# must be held in proper logic state (V
IL
or V
IH
) 1µs prior to and 1µs after the command sequence.
X can be V
IL
or V
IH
, but no other value.
1410 F06.0
ADDRESS A
19-0-
A
MS-0
DQ
7
DATA
WE#
OE#
CE#
RY/BY#
DATA # DATA # DATA
T
OES
T
OEH
T
BY
T
CE
T
OE
Note: A
MS
= Most significant address
A
MS
=A
20
for SST39VF3201C/3202C
©2014 Silicon Storage Technology, Inc. DS20005020B 07/14
23
32 Mbit Multi-Purpose Flash Plus
SST39VF3201C / SST39VF3202C
Data Sheet
Figure 9: Toggle Bits Timing Diagram
Figure 10: WE# Controlled Chip-Erase Timing Diagram
1410 F07.0
ADDRESS A
MS-0
DQ
6
and DQ
2
WE#
OE#
CE#
T
OE
T
OEH
T
CE
T
OES
TWO READ CYCLES
WITH SAME OUTPUTS
Note: A
MS
= Most significant address
A
MS
=A
20
for SST39VF3201C/3202C
1410 F08.0
ADDRESSES
DQ
15-0
WE#
555 2AA 2AA555 555
XX55
XX10
XX55XXAA
XX80
XXAA
555
OE#
CE#
RY/BY#
VALID
SIX-BYTE CODE FOR CHIP-ERASE
T
OEH
T
SCE
T
BY
T
BR
Note: This device also supports CE# controlled Chip-Erase operation The WE# and CE# signals are
interchangeable as long as minimum timings are met. (See Table 18)
WP# must be held in proper logic state (V
IL
or V
IH
) 1 µs prior to and 1 µs after the command sequence.
X can be V
IL
or V
IH,
but no other value.
©2014 Silicon Storage Technology, Inc. DS20005020B 07/14
24
32 Mbit Multi-Purpose Flash Plus
SST39VF3201C / SST39VF3202C
Data Sheet
Figure 11: WE# Controlled Block-Erase Timing Diagram
Figure 12: WE# Controlled Sector-Erase Timing Diagram
1410 F09.0
ADDRESSES
DQ
15-0
WE#
555 2AA 2AA555 555
XX55
XX30
XX55XXAA
XX80
XXAA
BA
X
OE#
CE#
RY/BY#
VALID
SIX-BYTE CODE FOR BLOCK-ERASE
T
WP
T
BE
T
BY
T
BR
Note: This device also supports CE# controlled Block-Erase operation. The WE# and CE# signals are inter-
changeable as long as minimum timings are met. (See Table 18).
BA
X
= Block Address
WP# must be held in proper logic state (V
IL
or V
IH
) 1µs prior to and 1µs after the command sequence.
X can be V
IL
or V
IH
, but no other value.
1410 F10.0
ADDRESSES
DQ
15-0
WE#
555 2AA 2AA555 555
XX55
XX50
XX55XXAA
XX80
XXAA
SA
X
OE#
CE#
RY/BY#
VALID
SIX-BYTE CODE FOR SECTOR-ERASE
T
WP
T
SE
T
BY
T
BR
Note: This device also supports CE# controlled Sector-Erase operation. The WE# and CE# signals are inter-
changeable as long as minimum timings are met. (See Table 18).
SA
X
= Block Address
WP# must be held in proper logic state (V
IL
or V
IH
) 1µs prior to and 1µs after the command sequence.
X can be V
IL
or V
IH
, but no other value.

SST39VF3201C-70-4I-B3KE

Mfr. #:
Manufacturer:
Microchip Technology
Description:
NOR Flash 2.7V to 3.6V 32Mbit Multi-Prps Fl
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union