PCA9698 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 3 — 3 August 2010 22 of 48
NXP Semiconductors
PCA9698
40-bit Fm+ I
2
C-bus advanced I/O port with RESET, OE and INT
SCL SCL V
SS
1010000A0h
SCL SCL V
DD
1010001A2h
SCL SDA V
SS
1010010A4h
SCL SDA V
DD
1010011A6h
SDA SCL V
SS
1010100A8h
SDA SCL V
DD
1010101AAh
SDA SDA V
SS
1010110ACh
SDA SDA V
DD
1010111AEh
SCLSCLSCL1011000B0h
SCLSCLSDA1011001B2h
SCLSDASCL1011010B4h
SCLSDASDA1011011B6h
SDASCLSCL1011100B8h
SDASCLSDA1011101BAh
SDASDASCL1011110BCh
SDASDASDA1011111BEh
SCL V
SS
V
SS
1100000C0h
SCL V
SS
V
DD
1100001C2h
SCL V
DD
V
SS
1100010C4h
SCL V
DD
V
DD
1100011C6h
SDA V
SS
V
SS
1100100C8h
SDA V
SS
V
DD
1100101CAh
SDA V
DD
V
SS
1100110CCh
SDA V
DD
V
DD
1100111CEh
SCL V
SS
SCL1110001E0h
SCL V
SS
SDA1110010E2h
SCL V
DD
SCL1110011E4h
SCL V
DD
SDA1110100E6h
SDA V
SS
SCL1110101E8h
SDA V
SS
SDA1110110EAh
SDA V
DD
SCL1110111ECh
SDA V
DD
SDA1110001EEh
Table 12. PCA9698 address map
…continued
AD2 AD1 AD0 A6 A5 A4 A3 A2 A1 A0 Address
PCA9698 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 3 — 3 August 2010 23 of 48
NXP Semiconductors
PCA9698
40-bit Fm+ I
2
C-bus advanced I/O port with RESET, OE and INT
8. Characteristics of the I
2
C-bus
The I
2
C-bus is for 2-way, 2-line communication between different ICs or modules. The two
lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when connected to the output stages
of a device. Data transfer may be initiated only when the bus is not busy.
8.1 Bit transfer
One data bit is transferred during each clock pulse. The data on the SDA line must remain
stable during the HIGH period of the clock pulse as changes in the data line at this time
will be interpreted as control signals (see Figure 11
).
8.1.1 START and STOP conditions
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line while the clock is HIGH is defined as the START condition (S). A
LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition (P) (see Figure 12
.)
Fig 11. Bit transfer
mba60
7
data line
stable;
data valid
change
of data
allowed
SDA
SCL
Fig 12. Definition of START and STOP conditions
mba60
8
SDA
SCL
P
STOP condition
S
START condition
PCA9698 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved.
Product data sheet Rev. 3 — 3 August 2010 24 of 48
NXP Semiconductors
PCA9698
40-bit Fm+ I
2
C-bus advanced I/O port with RESET, OE and INT
8.2 System configuration
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see Figure 13
).
8.3 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold
times must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 13. System configuration
002aaa966
MASTER
TRANSMITTER/
RECEIVER
SLAVE
RECEIVER
SLAVE
TRANSMITTER/
RECEIVER
MASTER
TRANSMITTER
MASTER
TRANSMITTER/
RECEIVER
SDA
SCL
I
2
C-BUS
MULTIPLEXER
SLAVE
Fig 14. Acknowledgement on the I
2
C-bus
002aaa98
S
START
condition
9821
clock pulse for
acknowledgement
not acknowledge
acknowledge
data output
by transmitter
data output
by receiver
SCL from master

PCA9698BS,118

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Interface - I/O Expanders I2C I/O EXPANDER GP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union