CYRS1543AV18
CYRS1545AV18
Document Number: 001-60007 Rev. *L Page 25 of 34
Switching Characteristics
Over the Operating Range
Parameters
[31, 32]
Description
250 MHz
Unit
Cypress
Parameter
Consortium
Parameter
Min Max
t
POWER
V
DD
(typical) to the first access
[33]
1–ms
t
CYC
t
KHKH
K clock cycle time 4.0 8.4 ns
t
KH
t
KHKL
Input clock (K/K) HIGH
1.6 ns
t
KL
t
KLKH
Input clock (K/K) LOW
1.6 ns
t
KHKH
t
KHKH
K clock rise to K clock rise (rising edge to rising edge)
1.8 ns
Setup Times
t
SA
t
AVKH
Address setup to K clock rise 0.5 ns
t
SC
t
IVKH
Control setup to K clock rise
(RPS
, WPS)
0.5 ns
t
SCDDR
t
IVKH
DDR control setup to clock (K/K) rise (BWS
0
, BWS
1
, BWS
2
, BWS
3
)0.5ns
t
SD
[34]
t
DVKH
D
[X:0]
setup to clock (K/K) rise 0.5 ns
Hold Times
t
HA
t
KHAX
Address hold after K clock rise 0.5 ns
t
HC
t
KHIX
Control hold after K clock rise
(RPS
, WPS)
0.5 ns
t
HCDDR
t
KHIX
DDR control hold after clock (K/K) rise (BWS
0
, BWS
1
, BWS
2
, BWS
3
)0.5 ns
t
HD
t
KHDX
D
[X:0]
hold after clock (K/K) rise 0.5 ns
Output Times
t
CO
t
CHQV
K/K clock rise to data valid
–0.85ns
t
DOH
t
CHQX
Data output hold after output K/K clock rise (Active to active)
–0.85 ns
t
CCQO
t
CHCQV
K/K clock rise to echo clock valid
–0.85ns
t
CQOH
t
CHCQX
Echo clock hold after C/C clock rise
–0.5 ns
t
CQD
t
CQHQV
Echo clock high to data valid 0.5 ns
t
CQDOH
t
CQHQX
Echo clock high to data invalid –0.30 ns
t
CQH
t
CQHCQL
Output clock (CQ/CQ) HIGH
[34]
1.55 ns
t
CQHCQH
t
CQHCQH
CQ clock rise to CQ clock rise
(rising edge to rising edge)
[34]
1.55 ns
t
CHZ
t
CHQZ
Clock (K/K) rise to high Z (Active to high Z)
[35, 36]
–0.45ns
t
CLZ
t
CHQX1
Clock (K/K) rise to low Z
[35, 36]
–0.45 ns
t
QVLD
t
CQHQVLD
Echo Clock High to QVLD Valid
[37]
–0.5 0.5 ns
DLL Timing
t
KC Var
t
KC Var
Clock phase jitter 0.2 ns
t
KC lock
t
KC lock
DLL lock time (K) 10240 Cycle
s
t
KC Reset
t
KC Reset
K static to DLL reset 30 ns
Notes
31. Unless otherwise noted, test conditions are based on signal transition time of 2 V/ns, timing reference levels of 0.75 V, Vref = 0.75 V, RQ = 250 , V
DDQ
= 1.5 V, input
pulse levels of 0.25 V to 1.25 V, and output loading of the specified I
OL
/I
OH
and load capacitance shown in (a) of Figure 5 on page 24.
32. When a part with a maximum frequency above 167 MHz is operating at a lower clock frequency, it requires the input timings of the frequency range in which it is being
operated and outputs data with the output timings of that frequency range.
33. This part has a voltage regulator internally; t
POWER
is the time that the power must be supplied above V
DD(minimum)
initially before a read or write operation can be initiated.
34. These parameters are extrapolated from the input timing parameters (t
KHKH
– 250 ps, where 250 ps is the internal jitter. An input jitter of 200 ps (t
KC Var
) is already
included in the t
KHKH
). These parameters are only guaranteed by design and are not tested in production
35. t
CHZ
, t
CLZ
, are specified with a load capacitance of 5 pF as in (b) of Figure 5 on page 24. Transition is measured ± 100 mV from steady-state voltage.
36. At any voltage and temperature t
CHZ
is less than t
CLZ
and t
CHZ
less than t
CO
.
37. t
QVLD
Spec is applicable for both rising and falling edges of QVLD signal.
CYRS1543AV18
CYRS1545AV18
Document Number: 001-60007 Rev. *L Page 26 of 34
Switching Waveforms
Figure 6. Read/Write/Deselect Sequence
[38, 39, 40]
t
KH
t
KL
t
CYC
t
KHKH
NOP READ
NOP
WRITE READ
WRITE
1
23 4 5 6
7
8
t
t
t
t
SA
HA
SC HC
t
HD
t
SC
t
HC
A0
A1
A2
A3
t
t
SD
HD
t
SD
D11D10
D12 D13 D30 D31
D32 D33
D
A
WPS
RPS
K
K
DON’T CARE UNDEFINED
CQ
CQ
t
CQOH
CCQO
t
t
CQOH
CCQO
t
t
QVLD
QVLD
t
QVLD
(Read Latency = 2.0 Cycles)
CLZ
t
t
CO
t
DOH
t
CQDOH
CQD
t
t
CHZ
Q00
Q01
Q20
Q02
Q21
Q03
Q22
Q23
t
CQH
t
CQHCQH
Q
Notes
38. Q00 refers to output from address A0. Q01 refers to output from the next internal burst address following A0, that is, A0 + 1.
39. Outputs are disabled (high Z) one clock cycle after a NOP.
40. In this example, if address A2 = A1, then data Q20 = D10, Q21 = D11, Q22 = D12, and Q23 = D13. Write data is forwarded immediately as read results. This note
applies to Figure 6.
CYRS1543AV18
CYRS1545AV18
Document Number: 001-60007 Rev. *L Page 27 of 34
Ordering Code Definitions
Ordering Information
The following table contains only the parts that are currently available. If you do not see what you are looking for (× 18 option), contact
your local sales representative. For more information, visit the Cypress website at www.cypress.com and refer to the product
summary page at http://www.cypress.com/products.
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives and distributors. To find the office
closest to you, visit us at http://www.cypress.com/go/datasheet/offices.
Speed
(MHz) Ordering Code Description
Package
Diagram Package Type
Operating
Range
250 CYRS1543AV18-250GCMB 72M QDR II+, × 18,
Burst of 4
001-58969 165-ball CCGA (21 × 25 × 2.83 mm) Military
250 CYRS1545AV18-250GCMB 72M QDR II+, × 36,
Burst of 4
001-58969 165-ball CCGA (21 × 25 × 2.83 mm) Military
250 CYPT1543AV18-250GCMB 72M QDR II+, × 18,
Burst of 4, Prototype
001-58969 165-ball CCGA (21 × 25 × 2.83 mm) Military
250 CYPT1545AV18-250GCMB 72M QDR II+, × 36,
Burst of 4, Prototype
001-58969 165-ball CCGA (21 × 25 × 2.83 mm) Military
250 5962F1120102QXA 72M QDR II+, × 18,
Burst of 4, DLAM Part
001-58969 165-ball CCGA (21 × 25 × 2.83 mm) Military
250 5962F1120102VXA 72M QDR II+, × 18,
Burst of 4, DLAM Part
001-58969 165-ball CCGA (21 × 25 × 2.83 mm) Military
250 5962F1120202QXA 72M QDR II+, × 36,
Burst of 4, DLAM Part
001-58969 165-ball CCGA (21 × 25 × 2.83 mm) Military
250 5962F1120202VXA 72M QDR II+, × 36,
Burst of 4, DLAM Part
001-58969 165-ball CCGA (21 × 25 × 2.83 mm) Military
Burn-in
Thermal Rating: M = Military
Package Type: 165-ball CCGA
Speed Grade: 250 MHz
Core Voltage: 1.8 V
Die Revision
Part Number Identifier: Density, Organization, Burst
154X = 1543 or 1545
Marketing Code: XX = RS or PT
RS = RadStop, PT = Prototype
Company ID: CY = Cypress
XX
CY 154X A
-
250
GC
V18
MB

5962F1120202QXA

Mfr. #:
Manufacturer:
Cypress Semiconductor
Description:
IC SRAM 72M PARALLEL 165CCGA
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet