TFA9812_2 © NXP B.V. 2009. All rights reserved.
Preliminary data sheet Rev. 02 — 22 January 2009 34 of 66
NXP Semiconductors
TFA9812
BTL stereo Class-D audio amplifier with I
2
S input
Fig 9. Equalizer configuration and register location mapping
Left in
Left out
2 × 5 or 2 × 10
Right in
Right out
2 × 5 or 2 × 10
A1
C1
B1
D1 D2 D3 D4 D5
B2 B3 B4 B5
C2 C3 C4 C5
A2 A3 A4 A5
010aaa404
Table 38. Bit description of registers xxh = 04, 06...2A
Bit Symbol Description
15 Eyy_t
1
The filter configuration bit t
1,
see Section 8.5.1.2.
14 to 4 Eyy_k1
m
[10:0] The 11 mantissa bits of the filter parameter k
1,
see
Section 8.5.1.2.
3 to 0 Eyy_k1
e
[3:0] The four exponent bits of the filter parameter k
1
, see
Section 8.5.1.2.
Table 39. Bit description of registers xxh = 05, 07...2B
Bit Symbol Description
15 Eyy_t
2
The filter configuration bit t
2
, see Section 8.5.1.2.
14 to 11 Eyy_k
2m
[3:0] The four mantissa bits of the filter parameter k
2
, see
Section 8.5.1.2.
10 to 8 Eyy_k
2e
[2:0] The three exponent bits of the filter parameter k
2
, see
Section 8.5.1.2.
7 to 1 Eyy_k
0
[6:0] The seven bits of the filter gain parameter k
0
, see
Section 8.5.1.2.
0 Eyy_s The filter scale-factor bits, see
Section 8.5.1.2:
0 = No scaling applied
1 = 6 dB amplification enabled
TFA9812_2 © NXP B.V. 2009. All rights reserved.
Preliminary data sheet Rev. 02 — 22 January 2009 35 of 66
NXP Semiconductors
TFA9812
BTL stereo Class-D audio amplifier with I
2
S input
9.5.6 PWM signal control
Table 40. Default configuration equalizer for f
s
= 44.1 kHz
Band A1/B1 A2/B2 A3/B3 A4/B4 A5/B5 C1/D1 C2/D2 C3/D3 C4/D4 C5/D5
Frequency
(Hz)
31 63 125 250 500 1000 2000 4000 8000 16000
Q-factor 1111111111
Gain (dB) 0000000000
Table 41. Register 2Ch: PWM signal control
Bit 15 14 13 12 11 10 9 8
Symbol RSD RSD RSD RSD RSD RSD RSD RSD
Default 00000000
Bit 7 6 5 4 3 2 1 0
Symbol RSD PLIM1 PLIM0 PW_OFF PW_SF1 PW_SF0 PW_CL1 PW_CL0
Default 00000101
Table 42. Bit description address 2Ch
Bit Symbol Description
7 GAIN +24 dB gain boost:
0 = Gain boost 0 dB
1 = Gain boost +24 dB
6 to 5 PLIM[1:0] Output power limitation:
0 = Maximum power
1 = Maximum power 1.5 dB
2 = Maximum power 3.0 dB
3 = Maximum power 4.5 dB
4 PW_OFF Hard mute control:
0 = No hard mute
1 = Hard mute enabled, implemented by PWM signal
with 50 % duty cycle
3 to 2 PW_SF[1:0] PWM switching frequency:
0 = 350 kHz
1 = 400 kHz
2 = 700 kHz
3 = 750 kHz
1 to 0 PW_CL[1:0] PWM clip level:
0 = < 0.5 % THD
1 = 10 % THD
2 = 20 % THD
3 = 30 % THD
TFA9812_2 © NXP B.V. 2009. All rights reserved.
Preliminary data sheet Rev. 02 — 22 January 2009 36 of 66
NXP Semiconductors
TFA9812
BTL stereo Class-D audio amplifier with I
2
S input
9.5.7 Digital-in clock configuration
9.5.8 Thermal foldback control
Table 43. Register 2Dh: digital-in clock configuration
Bit 15 14 13 12 11 10 9 8
Symbol RSD RSD RSD RSD RSD RSD RSD RSD
Default 00000000
Bit 7 6 5 4 3 2 1 0
Symbol RSD RSD RSD FSUB3 FSUB2 FSUB1 FSUB0 DI_MS
Default 00001110
Table 44. Bit description of register 2Dh:digital-in clock configuration
Bit Symbol Description
4 to 1 FSUB[3:0] Sample frequency f
s
of digital-in signal:
0 = 8 kHz
1 = 11.025 kHz
2 = 12 kHz
3 = 16 kHz
4 = 22.05 kHz
5 = 24 kHz
6 = 32 kHz
7 = 44.1 kHz
8 = 48 kHz
9 = 64 kHz
10 = 88.2 kHz
11 = 96 kHz
12 = 128 kHz
13 = 176.4 kHz
14 = 192 kHz
15 = RSD
0 DI_MS TFA9812 digital-in Master/Slave mode selection:
0 = Slave mode
1 = Master mode
Table 45. Register 2Eh: thermal foldback control
Bit 15 14 13 12 11 10 9 8
Symbol RSD RSD RSD RSD RSD RSD TP_THR9 TP_THR8
Default 00000000
Bit 7 6 5 4 3 2 1 0
Symbol TP_THR7 TP_THR6 TP_THR5 TP_THR4 TP_THR3 TP_THR2 TP_THR1 TP_THR0
Default 00000000

TFA9812HN/N1,518

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
IC AMP AUDIO 15W STER D 48HVQFN
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet