TFA9812_2 © NXP B.V. 2009. All rights reserved.
Preliminary data sheet Rev. 02 — 22 January 2009 7 of 66
NXP Semiconductors
TFA9812
BTL stereo Class-D audio amplifier with I
2
S input
14 OUT2N O Negative PWM output channel 2
15 BOOT1P O Bootstrap high-side driver positive PWM output channel 1
16 OUT1P O Positive PWM output channel 1
17 OUT1P O Positive PWM output channel 1
18 V
DDP
P Positive power supply voltage (8 V to 20 V)
19 V
DDP
P Positive power supply voltage (8 V to 20 V)
20 OUT2P O Positive PWM output channel 2
21 OUT2P O Positive PWM output channel 2
22 BOOT2P O Bootstrap high-side driver positive PWM output channel 2
23 OUT1N O Negative PWM output channel 1
24 OUT1N O Negative PWM output channel 1
25 BOOT1N O Bootstrap high-side driver negative PWM output channel 1
26 V
SSP1
P Negative power supply voltage for channel 1 and channel 2
27 V
SSP1
P Negative power supply voltage for channel 1 and channel 2
28 STAB1 O Decoupling of internal 11 V regulator for channel 1 drivers
29 DIAG O Fault mode indication output (open-drain pin)
30 CDELAY I Timing reference
31 POWERUP I Power-up pin to switch between Sleep and other operational
modes
32 AVOL I Analog volume control (Legacy mode)
33 ENABLE I Enable input to switch between 3-state and other
operational modes
34 GAIN I Gain selection input to select between 0 dB and +24 dB
gain (Legacy mode)
35 CSEL I Control selection input to select between Legacy mode
(no I
2
C bus control) and I
2
C bus control
36 ADSEL2/PLIM2 I Address selection in I
2
C mode input 2, power limiter
selection input 2 in Legacy mode
37 ADSEL1/PLIM1 I Address selection in I
2
C mode input 1, power limiter
selection input 1 in Legacy mode
38 SCL/SFOR I I
2
C bus clock input in I
2
C mode, I
2
S serial data format
selection input in Legacy mode
39 SDA/MS I/O I
2
C bus data input and output in I
2
C mode, master/slave
selection input in Legacy mode
40 V
DDD(3V3)
P Digital supply voltage (3.3 V)
41 STABD O 1.8 V digital stabilizer output
42 REFD P Digital reference voltage
43 TEST2 I Test signal input 2; for test purposes only (connect to V
SS
)
44 DATA I I
2
S bus data input
45 WS I/O I
2
S bus word select input (I
2
S slave mode) or output (I
2
S
master mode)
46 BCK I/O I
2
S bus bit clock input (I
2
S slave mode) or output (I
2
S
master mode)
Table 3. Pinning description TFA9812
…continued
Pin Symbol Type Description
TFA9812_2 © NXP B.V. 2009. All rights reserved.
Preliminary data sheet Rev. 02 — 22 January 2009 8 of 66
NXP Semiconductors
TFA9812
BTL stereo Class-D audio amplifier with I
2
S input
8. Functional description
8.1 General
The TFA9812 is a high-efficiency stereo BTL Class-D amplifier with a digital I
2
S audio
input. It supports all commonly used I
2
S formats.
Figure 1 shows the functional block diagram, which includes the key function blocks of the
TFA9812. In the digital domain the audio signal is processed and converted to a pulse
width modulated signal using BD modulation. A BTL configured power comparator carries
out power amplification.
The audio signal processing path is as follows:
1. The Digital Audio Input (DAI) block translates the I
2
S (-like) input signal into a
standard internal stereo audio stream.
2. The 10-band parametric equalizer can optionally equalize the stereo audio stream.
Both channels have separate equalization streams. It can be used for speaker transfer
curve compensation to optimize the audio performance of applied speakers.
3. Volume control in the TFA9812 is done by attenuation. The attenuation depends on
the volume control settings and the thermal foldback value. Soft mute is also arranged
at this part. In Legacy mode the volume control is done by an on-board
Analog-to-Digital Converter (ADC) which measures the analog voltage on pin 32.
4. The interpolation filter interpolates from 1 fs to the PWM controller sample rate
(2048 fs at 44.1 kHz) by cascading FIR filters.
5. The gain block can boost the signal with 0 dB or +24 dB. Four specific gain settings
are also provided in this block. These specific gain settings are related to maximum
clip levels of < 0.5 %, 10 %, 20 % or 30 % THD at the TFA9812 output. These
maximum clip levels are only valid with the gain boost set to 0 dB and a 0 dBFS input
signal.
6. The power limiter limits the maximum output signal of the TFA9812. The power limiter
settings are 0 dB, 1.5 dB, 3 dB, and 4.5 dB. This function can be used to reduce
the maximum output power delivered to the speakers at a fixed supply voltage and
speaker impedance.
7. The PWM controller block transforms the audio signal into a BD-modulated PWM
signal. The BD-modulation provides a high signal-to-noise performance and
eliminates clock jitter noise.
8. Via four differential comparators the PWM signals are amplified by two BTL power
output stages. By default the left audio signal is connected to channel 1 and the right
audio signal to channel 2.
47 MCLK I/O Master clock input (I
2
S slave mode) or output (I
2
S master
mode)
48 V
SS2
P PCB ground reference
Exposed
die-paddle
- P PCB ground reference
Table 3. Pinning description TFA9812
…continued
Pin Symbol Type Description
TFA9812_2 © NXP B.V. 2009. All rights reserved.
Preliminary data sheet Rev. 02 — 22 January 2009 9 of 66
NXP Semiconductors
TFA9812
BTL stereo Class-D audio amplifier with I
2
S input
The block control defines the operational control settings of the TFA9812 in line with the
actual I
2
C settings and the pin-controlled settings.
The PLL block creates the system clock and can take the I
2
S BCK, the MCLK or an
external crystal as reference source.
The following protections are built into the TFA9812:
Thermal Foldback (TF)
OverTemperature Protection (OTP)
OverCurrent Protection (OCP)
OverVoltage Protection (OVP)
UnderVoltage Protection (UVP)
Window Protection (WP)
Lock Protection (LP)
UnderFrequency Protection (UFP)
OverFrequency Protection (OFP)
Invalid BCK Protection (IBP)
DC-blocking
ElectroStatic Discharge (ESD)
8.2 Functional modes
8.2.1 Control modes
The two control modes of the TFA9812 are I
2
C and legacy.
In I
2
C mode the I
2
C format control is enabled.
In Legacy mode a pin-based subset of the control options is available. The control
settings for features which are not available in Legacy mode are set to the default I
2
C
register settings.
The control mode is selected via pin CSEL as shown in Table 4.
In the functional descriptions below the control for the various functions will be described
for each control mode. Section 9.6 summarizes the support given by each control mode
for the various TFA9812 functions.
8.2.2 Key operating modes
There are six key operating modes:
In Sleep mode the voltage supplies are present, but power consumption for the whole
device is reduced to the minimum level. The output stages in Sleep mode are 3-state
and I
2
C communication is disabled.
Table 4. Control mode selection
CSEL Pin value Control mode
0 Legacy (no I
2
C)
1I
2
C

TFA9812HN/N1,518

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
IC AMP AUDIO 15W STER D 48HVQFN
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet