MPC8306S PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 1
4 Freescale Semiconductor
Overview
Two TDM interfaces supporting up to 128 QUICC multichannel controller channels, each
running at 64 kbps
For more information on QUICC Engine sub-modules, see QUICC Engine Block Reference
Manual with Protocol Interworking.
DDR SDRAM memory controller
Programmable timing supporting DDR2 SDRAM
Integrated SDRAM clock generation
16-bit data interface, up to 266-MHz data rate
14 address lines
The following SDRAM configurations are supported:
Up to two physical banks (chip selects), 256-Mbyte per chip select for 16 bit data interface.
64-Mbit to 2-Gbit devices with x8/x16 data ports (no direct x4 support)
One 16-bit device or two 8-bit devices on a 16-bit bus,
Support for up to 16 simultaneous open pages for DDR2
One clock pair to support up to 4 DRAM devices
Supports auto refresh
On-the-fly power management using CKE
Enhanced local bus controller (eLBC)
Multiplexed 26-bit address and 8-/16-bit data operating at up to 66 MHz
Eight chip selects supporting eight external slaves
Four chip selects dedicated
Four chip selects offered as multiplexed option
Supports boot from parallel NOR Flash and parallel NAND Flash
Supports programmable clock ratio dividers
Up to eight-beat burst transfers
16- and 8-bit ports, separate LWE for each 8 bit
Three protocol engines available on a per chip select basis:
General-purpose chip select machine (GPCM)
Three user programmable machines (UPMs)
NAND Flash control machine (FCM)
Variable memory block sizes for FCM, GPCM, and UPM mode
Default boot ROM chip select with configurable bus width (8 or 16)
Provides two Write Enable signals to allow single byte write access to external 16-bit eLBC
slave devices
Integrated programmable interrupt controller (IPIC)
Functional and programming compatibility with the MPC8260 interrupt controller
Support for external and internal discrete interrupt sources
Programmable highest priority request
MPC8306S PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 1
Freescale Semiconductor 5
Overview
Six groups of interrupts with programmable priority
External and internal interrupts directed to host processor
Unique vector number for each interrupt source
Universal serial bus (USB) dual-role controller
Designed to comply with Universal Serial Bus Revision 2.0 Specification
Supports operation as a stand-alone USB host controller
Supports operation as a stand-alone USB device
Supports high-speed (480-Mbps), full-speed (12-Mbps), and low-speed (1.5-Mbps) operations.
Low speed is only supported in host mode.
Dual I
2
C interfaces
Two-wire interface
Multiple-master support
Master or slave I
2
C mode support
On-chip digital filtering rejects spikes on the bus
—I
2
C1 can be used as the boot sequencer
DMA Engine
Support for the DMA engine with the following features:
Sixteen DMA channels
All data movement via dual-address transfers: read from source, write to destination
Transfer control descriptor (TCD) organized to support two-deep, nested transfer operations
Channel activation via one of two methods (for both the methods, one activation per
execution of the minor loop is required):
Explicit software initiation
Initiation via a channel-to-channel linking mechanism for continuous transfers
(independent channel linking at end of minor loop and/or major loop)
Support for fixed-priority and round-robin channel arbitration
Channel completion reported via optional interrupt requests
Support for scatter/gather DMA processing
DUART
Two 2-wire interfaces (RxD, TxD)
The same can be configured as one 4-wire interface (RxD, TxD, RTS, CTS)
Programming model compatible with the original 16450 UART and the PC16550D
Serial peripheral interface (SPI)
Master or slave support
Power managemnt controller (PMC)
Supports core doze/nap/sleep/ power management
Exits low power state and returns to full-on mode when
The core internal time base unit invokes a request to exit low power state
MPC8306S PowerQUICC II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 1
6 Freescale Semiconductor
Electrical Characteristics
The power management controller detects that the system is not idle and there are
outstanding transactions on the internal bus or an external interrupt.
Parallel I/O
General-purpose I/O (GPIO)
56 parallel I/O pins multiplexed on various chip interfaces
Interrupt capability
System timers
Periodic interrupt timer
Software watchdog timer
Eight general-purpose timers
Real time clock (RTC) module
Maintains a one-second count, unique over a period of thousands of years
Two possible clock sources:
External RTC clock (RTC_PIT_CLK)
CSB bus clock
IEEE Std. 1149.1™ compliant JTAG boundary scan
2 Electrical Characteristics
This section provides the AC and DC electrical specifications and thermal characteristics for the
MPC8306S. The MPC8306S is currently targeted to these specifications. Some of these specifications are
independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer
design specifications.
2.1 Overall DC Electrical Characteristics
This section covers the ratings, conditions, and other characteristics.
2.1.1 Absolute Maximum Ratings
The following table provides the absolute maximum ratings.
Table 1. Absolute Maximum Ratings
1
Characteristic Symbol Max Value Unit Notes
Core supply voltage V
DD
–0.3 to 1.26 V
PLL supply voltage AV
DD1
AV
DD2
AV
DD3
–0.3 to 1.26 V
DDR2 DRAM I/O voltage GV
DD
–0.3 to 1.98 V
Local bus, DUART, system control and power management, I
2
C,
SPI, MII, RMII, MII management, USB and JTAG I/O voltage
OV
DD
–0.3 to 3.6 V 2

MPC8306SCVMABDCA

Mfr. #:
Manufacturer:
NXP / Freescale
Description:
Microprocessors - MPU E300 MP ext tmp 133
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union