SC16IS752_SC16IS762 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 9 — 22 March 2012 43 of 60
NXP Semiconductors
SC16IS752; SC16IS762
Dual UART with I
2
C-bus/SPI interface, 64-byte FIFOs, IrDA SIR
13. Static characteristics
Table 36. Static characteristics
V
DD
=2.5V
0.2 V, T
amb
=
40
Cto+85
C; or V
DD
=3.3V
0.3 V, T
amb
=
40
Cto+95
C; unless otherwise specified.
Symbol Parameter Conditions V
DD
=2.5V V
DD
=3.3V Unit
Min Max Min Max
Supplies
V
DD
supply voltage 2.3 2.7 3.0 3.6 V
I
DD
supply current operating; no load;
X1 = 4 MHz
-2.0-2.0mA
Inputs I2C/SPI
, RX, CTS, RESET
V
IH
HIGH-level input voltage 1.6 5.5
[1]
2.0 5.5
[1]
V
V
IL
LOW-level input voltage - 0.6 - 0.8 V
I
L
leakage current input; V
I
= 0 V or 5.5 V
[1]
-1-1A
C
i
input capacitance - 3 - 3 pF
Outputs TX, RTS
, SO
V
OH
HIGH-level output voltage I
OH
= 400 A1.85---V
I
OH
= 4mA - - 2.4 - V
V
OL
LOW-level output voltage I
OL
=1.6mA - 0.4 - - V
I
OL
=4mA ---0.4V
C
o
output capacitance - 4 - 4 pF
Inputs/outputs GPIO0 to GPIO7
V
IH
HIGH-level input voltage 1.6 5.5
[1]
2.0 5.5
[1]
V
V
IL
LOW-level input voltage - 0.6 - 0.8 V
V
OH
HIGH-level output voltage I
OH
= 400 A1.85---V
I
OH
= 4mA - - 2.4 - V
V
OL
LOW-level output voltage I
OL
=1.6mA - 0.4 - - V
I
OL
=4mA ---0.4V
I
L
leakage current input; V
I
= 0 V or 5.5 V
[1]
-1-1A
C
o
output capacitance - 4 - 4 pF
Output IRQ
V
OL
LOW-level output voltage I
OL
=1.6mA - 0.4 - - V
I
OL
=4mA ---0.4V
C
o
output capacitance - 4 - 4 pF
I
2
C-bus input/output SDA
V
IH
HIGH-level input voltage 1.6 5.5
[1]
2.0 5.5
[1]
V
V
IL
LOW-level input voltage - 0.6 - 0.8 V
V
OL
LOW-level output voltage I
OL
=1.6mA - 0.4 - - V
I
OL
=4mA ---0.4V
I
L
leakage current input; V
I
= 0 V or 5.5 V
[1]
-10-10A
C
o
output capacitance - 7 - 7 pF
SC16IS752_SC16IS762 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 9 — 22 March 2012 44 of 60
NXP Semiconductors
SC16IS752; SC16IS762
Dual UART with I
2
C-bus/SPI interface, 64-byte FIFOs, IrDA SIR
[1] 5.5 V steady state voltage tolerance on inputs and outputs is valid only when the supply voltage is present. 3.8 V steady state voltage
tolerance on inputs and outputs when no supply voltage is present.
[2] XTAL2 should be left open when XTAL1 is driven by an external clock.
I
2
C-bus inputs SCL, CS/A0, SI/A1
V
IH
HIGH-level input voltage 1.6 5.5
[1]
2.0 5.5
[1]
V
V
IL
LOW-level input voltage - 0.6 - 0.8 V
I
L
leakage current input; V
I
= 0 V or 5.5 V
[1]
-10-10A
C
i
input capacitance - 7 - 7 pF
Clock input XTAL1
[2]
V
IH
HIGH-level input voltage 1.8 5.5
[1]
2.4 5.5
[1]
V
V
IL
LOW-level input voltage - 0.45 - 0.6 V
I
L
leakage current input; V
I
= 0 V or 5.5 V
[1]
30 +30 30 +30 A
C
i
input capacitance - 3 - 3 pF
Sleep current
I
DD(sleep)
sleep mode supply current inputs are at V
DD
or ground - 25 - 25 A
Table 36. Static characteristics …continued
V
DD
=2.5V
0.2 V, T
amb
=
40
Cto+85
C; or V
DD
=3.3V
0.3 V, T
amb
=
40
Cto+95
C; unless otherwise specified.
Symbol Parameter Conditions V
DD
=2.5V V
DD
=3.3V Unit
Min Max Min Max
SC16IS752_SC16IS762 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 9 — 22 March 2012 45 of 60
NXP Semiconductors
SC16IS752; SC16IS762
Dual UART with I
2
C-bus/SPI interface, 64-byte FIFOs, IrDA SIR
14. Dynamic characteristics
[1] A detailed description of the I
2
C-bus specification, with applications, is given in user manual UM10204: “I
2
C-bus specification and user
manual”. This may be found at www.nxp.com/documents/user_manual/UM10204.pdf
.
[2] Minimum SCL clock frequency is limited by the bus time-out feature, which resets the serial bus interface if SDA is held LOW for a
minimum of 25 ms.
[3] 2 XTAL1 clock cycles or 3 s, whichever is less.
Table 37. I
2
C-bus timing specifications
[1]
All the timing limits are valid within the operating supply voltage, ambient temperature range and output load;
V
DD
=2.5V
0.2 V, T
amb
=
40
Cto+85
C; or V
DD
=3.3V
0.3 V, T
amb
=
40
Cto+95
C; V
IL
and V
IH
refer to input
voltage of V
SS
to V
DD
. All output load = 25 pF, except SDA output load = 400 pF.
Symbol Parameter Conditions Standard-mode
I
2
C-bus
Fast-mode
I
2
C-bus
Unit
Min Max Min Max
f
SCL
SCL clock frequency
[2]
0 100 0 400 kHz
t
BUF
bus free time between a STOP and START
condition
4.7 - 1.3 - s
t
HD;STA
hold time (repeated) START condition 4.0 - 0.6 - s
t
SU;STA
set-up time for a repeated START condition 4.7 - 0.6 - s
t
SU;STO
set-up time for STOP condition 4.7 - 0.6 - s
t
HD;DAT
data hold time 0 - 0 - ns
t
VD;ACK
data valid acknowledge time - 0.6 - 0.6 s
t
VD;DAT
data valid time SCL LOW to
data out valid
- 0.6 - 0.6 ns
t
SU;DAT
data set-up time 250 - 150 - ns
t
LOW
LOW period of the SCL clock 4.7 - 1.3 - s
t
HIGH
HIGH period of the SCL clock 4.0 - 0.6 - s
t
f
fall time of both SDA and SCL signals - 300 - 300 ns
t
r
rise time of both SDA and SCL signals - 1000 - 300 ns
t
SP
pulse width of spikes that must be
suppressed by the input filter
- 50 - 50 ns
t
d1
I
2
C-bus GPIO output valid time 0.5 - 0.5 - s
t
d2
I
2
C-bus modem input interrupt valid time 0.2 - 0.2 - s
t
d3
I
2
C-bus modem input interrupt clear time 0.2 - 0.2 - s
t
d4
I2C input pin interrupt valid time 0.2 - 0.2 - s
t
d5
I2C input pin interrupt clear time 0.2 - 0.2 - s
t
d6
I
2
C-bus receive interrupt valid time 0.2 - 0.2 - s
t
d7
I
2
C-bus receive interrupt clear time 0.2 - 0.2 - s
t
d8
I
2
C-bus transmit interrupt clear time 1.0 - 0.5 - s
t
d15
SCL delay after reset
[3]
3-3-s
t
w(rst)
reset pulse width 3 - 3 - s

SC16IS752IBS,128

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
UART Interface IC I2C/SPI-UARTBRIDGE
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union