READ IDENTIFICATION
The READ IDENTIFICATION command reads the following device identification data:
Manufacturer identification (1 byte): This is assigned by JEDEC.
Device identification (2 bytes): This is assigned by device manufacturer; the first byte
indicates memory type and the second byte indicates device memory capacity.
Table 5: READ IDENTIFICATION Data Out Sequence
Manufacturer
Identification
Device Identification
Memory Type Memory Capacity
20h 20h 18h
A READ IDENTIFICATION command is not decoded while an ERASE or PROGRAM cy-
cle is in progress and has no effect on a cycle in progress.
The device is first selected by driving chip select (S#) LOW. Then the 8-bit command
code is shifted in and the 24-bit device identification that is stored in the memory is
shifted out on serial data output (DQ1). Each bit is shifted out during the falling edge of
serial clock (C).
The READ IDENTIFICATION command is terminated by driving S# HIGH at any time
during data output. When S# is driven HIGH, the device is put in the standby power
mode and waits to be selected so that it can receive, decode, and execute commands.
Figure 10: READ IDENTIFICATION Command Sequence
UIDDevice
identification
Manufacturer
identification
High-Z
DQ1
MSB MSB
D
OUT
D
OUT
D
OUT
D
OUT
LSB
LSB
7 8
15
16
32
31
0
C
MSB
DQ0
LSB
Command
MSB
D
OUT
D
OUT
LSB
Don’t Care
M25P128 Serial Flash Embedded Memory
READ IDENTIFICATION
CCMTD-1718347970-10412
m25p_128.pdf - Rev. A 11/16 EN
19
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2016 Micron Technology, Inc. All rights reserved.
READ STATUS REGISTER
The READ STATUS REGISTER command allows the status register to be read. The status
register may be read at any time, even while a PROGRAM, ERASE, or WRITE STATUS
REGISTER cycle is in progress. When one of these cycles is in progress, it is recommen-
ded to check the write in progress (WIP) bit before sending a new command to the de-
vice. It is also possible to read the status register continuously.
Figure 11: READ STATUS REGISTER Command Sequence
High-Z
DQ1
7 8 9 10 11 12 13
14
15
0
C
MSB
DQ0
LSB
Command
MSB
D
OUT
D
OUT
D
OUT
D
OUT
D
OUT
LSB
D
OUT
D
OUT
D
OUT
D
OUT
Don’t Care
Figure 12: Status Register Format
b7
SRWD
0
0
BP2
BP1 BP0
WEL
WIP
b0
status register write protect
block protect bits
write enable latch bit
write in progress bit
M25P128 Serial Flash Embedded Memory
READ STATUS REGISTER
CCMTD-1718347970-10412
m25p_128.pdf - Rev. A 11/16 EN
20
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2016 Micron Technology, Inc. All rights reserved.
WIP Bit
The write in progress (WIP) bit indicates whether the memory is busy with a WRITE
STATUS REGISTER cycle, a PROGRAM cycle, or an ERASE cycle. When the WIP bit is set
to 1, a cycle is in progress; when the WIP bit is set to 0, a cycle is not in progress.
WEL Bit
The write enable latch (WEL) bit indicates the status of the internal write enable latch.
When the WEL bit is set to 1, the internal write enable latch is set; when the WEL bit is
set to 0, the internal write enable latch is reset and no WRITE STATUS REGISTER, PRO-
GRAM, or ERASE command is accepted.
Block Protect Bits
The block protect bits are non-volatile. They define the size of the area to be software
protected against PROGRAM and ERASE commands. The block protect bits are written
with the WRITE STATUS REGISTER command.
When one or more of the block protect bits is set to 1, the relevant memory area, as de-
fined in the Protected Area Sizes table, becomes protected against PAGE PROGRAM and
SECTOR ERASE commands. The block protect bits can be written provided that the
hardware protected mode has not been set. The BULK ERASE command is executed on-
ly if all block protect bits are 0.
SRWD Bit
The status register write disable (SRWD) bit is operated in conjunction with the write
protect (W#/V
PP
) signal. When the SRWD bit is set to 1 and W#/V
PP
is driven LOW, the
device is put in the hardware protected mode. In the hardware protected mode, the
non-volatile bits of the status register (SRWD, and the block protect bits) become read-
only bits and the WRITE STATUS REGISTER command is no longer accepted for execu-
tion.
M25P128 Serial Flash Embedded Memory
READ STATUS REGISTER
CCMTD-1718347970-10412
m25p_128.pdf - Rev. A 11/16 EN
21
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2016 Micron Technology, Inc. All rights reserved.

M25P128-VME6GB

Mfr. #:
Manufacturer:
Micron
Description:
IC FLASH 128M SPI 54MHZ 8VDFPN
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union